LFXP6C-3F256I Lattice, LFXP6C-3F256I Datasheet - Page 365
LFXP6C-3F256I
Manufacturer Part Number
LFXP6C-3F256I
Description
IC FPGA 5.8KLUTS 188I/O 256-BGA
Manufacturer
Lattice
Datasheet
1.LFXP3C-3T100C.pdf
(397 pages)
Specifications of LFXP6C-3F256I
Lead Free Status / Rohs Status
Contains lead / RoHS non-compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LFXP6C-3F256I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
- Current page: 365 of 397
- Download datasheet (10Mb)
Lattice Semiconductor
Therefore:
Assumptions for write set-up and hold equations:
Therefore:
Write Hold
Therefore:
Assumptions for write set-up and hold equations:
Therefore:
Address and Command Signals
Address (ddr_ad) and command signals (ddr_cas, ddr_ras, ddr_we) should meet set-up (t
timings at DDR interface with respect to positive edge of ddr_clk. Address and command signals are clocked
using negative edge of pll_mclk inside the FPGA as shown below. The ddr_clk signal is a delayed by pad
delay and board delay at DDR interface compared to pll_mclk inside the FPGA. As a result, 1/2clkx of set-up
and hold is provided by design.
Clock Delay - Data Delay > 0
t
1. t
2. t
1/2 clk2x - t
3.75/2 - 0.75 > 0
1.125 > 0
Data Delay = t
Clock Delay = t
Data Delay - Clock Delay > 0
t
1. t
2. t
1/2 clk2x - t
3.75/2 - 0.75 > 0
1.125 > 0
CDQS
CDQS
BDDS
CDQ
BDDS
CDQ
+ 1/2 clk2x - t
+ 1/2 clk2x - t
and t
and t
and t
and t
CDQS
CDQS
BDD
DS
BDD
DH
CDQ
CDQS
> 0
> 0
are equal (board delays are same both for dqs_out and ddr_dq_out).
are equal (board delays are same both for dqs_out and ddr_dq_out).
are equal (both are output delays from I/O flop).
are equal (both are output delays from I/O flop).
+ t
+ 1/2 clk2x + t
DS
BDD
DH
+ t
+ t
BDDS
BDDS
- t
- t
CDQ
CDQ
DH
- t
- t
+ t
BDD
BDD
BDDS
> 0
> 0
18-5
for the DDR SDRAM Controller IP Core
Board Timing Guidelines
DS
) and hold (t
DH
)
Related parts for LFXP6C-3F256I
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
FPGA - Field Programmable Gate Array 5.8K LUTs 142 IO 1.8 /2.5/3.3V -3 Spd I
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 5.8K LUTs 188 I/O 1.8/2.5/3.3V -3 Spd
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 5.8K LUTs 100 IO 1.8 /2.5/3.3V -3 Spd I
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 5.8K LUTS 142 I/O
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 5.8K LUTs 100 IO 1.8 /2.5/3.3V -4 Spd I
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 5.8K LUTs 142 IO 1.8 /2.5/3.3V -4 Spd
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 5.8K LUTS 100 I/O
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 5.8K LUTs 188 I/O 1.8/2.5/3.3V -4 Spd
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA, 1.8V FLASH, INSTANT ON, SMD
Manufacturer:
LATTICE SEMICONDUCTOR
Datasheet:
Part Number:
Description:
FPGA LatticeXP Family 6000 Cells 360MHz 130nm (CMOS) Technology 1.8V/2.5V/3.3V 256-Pin FBGA Tray
Manufacturer:
LATTICE SEMICONDUCTOR
Datasheet:
Part Number:
Description:
FPGA LatticeXP Family 6000 Cells 400MHz 130nm (CMOS) Technology 1.8V/2.5V/3.3V 256-Pin FBGA Tray
Manufacturer:
LATTICE SEMICONDUCTOR
Datasheet:
Part Number:
Description:
FPGA LatticeXP Family 6000 Cells 360MHz 130nm (CMOS) Technology 1.8V/2.5V/3.3V 208-Pin PQFP Tray
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 5.8KLUTS 100I/O 144-TQFP
Manufacturer:
Lattice
Datasheet: