K4S641632K-UC60 Samsung Semiconductor, K4S641632K-UC60 Datasheet - Page 14

no-image

K4S641632K-UC60

Manufacturer Part Number
K4S641632K-UC60
Description
Manufacturer
Samsung Semiconductor
Type
SDRAMr
Datasheet

Specifications of K4S641632K-UC60

Organization
4Mx16
Density
64Mb
Address Bus
14b
Access Time (max)
6/5ns
Maximum Clock Rate
166MHz
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP-II
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
100mA
Pin Count
54
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
K4S641632K-UC60
Manufacturer:
SAMSUNG
Quantity:
4 500
Part Number:
K4S641632K-UC60
Manufacturer:
SAMSUNG
Quantity:
3 500
Part Number:
K4S641632K-UC60
Manufacturer:
SAMSUNG
Quantity:
3 500
Part Number:
K4S641632K-UC60
Manufacturer:
SAMSUNG-Pb FREE
Quantity:
19
Part Number:
K4S641632K-UC60
Manufacturer:
SAMSUNG
Quantity:
8 000
Company:
Part Number:
K4S641632K-UC60
Quantity:
50
Company:
Part Number:
K4S641632K-UC60
Quantity:
60
Company:
Part Number:
K4S641632K-UC60
Quantity:
607
Company:
Part Number:
K4S641632K-UC60
Quantity:
134
SIMPLIFIED TRUTH TABLE
Notes :
K4S640832K
K4S641632K
Register
Refresh
Bank active & row addr.
Read &
column address
Write &
column address
Burst stop
Precharge
Clock suspend or
active power down
Precharge power down mode
DQM
No operation command
1. OP Code : Operand code
2. MRS can be issued only at all banks precharge state.
3. Auto refresh functions are as same as CBR refresh of DRAM.
4. BA
5. During burst read or write with auto precharge, new read/write command can not be issued.
6. Burst stop command is valid at every burst length.
7. DQM sampled at positive going edge of a CLK and masks the data-in at the very CLK (Write DQM latency is 0),
A
A new command can be issued after 2 CLK cycles of MRS.
The automatical precharge without row precharge command is meant by "Auto".
Auto/self refresh can be issued only at all banks precharge state.
If both BA
If both BA
If both BA
If both BA
If A
Another bank read/write command can be issued after the end of burst.
New row active of the associated bank can be issued at t
but makes Hi-Z state the data-out of 2 CLK cycles after. (Read DQM latency is 2)
0
~ A
0
10
~ BA
Command
/AP is "High" at row precharge, BA
11
Mode register set
Auto refresh
Self
refresh
Auto precharge disable
Auto precharge enable
Auto precharge disable
Auto precharge enable
Bank selection
All banks
& BA
1
0
0
0
0
: Bank select addresses.
and BA
is "Low" and BA
is "High" and BA
and BA
0
~ BA
1
1
are "Low" at read, write, row active and precharge, bank A is selected.
are "High" at read, write, row active and precharge, bank D is selected.
1
: Program keys. (@ MRS)
Entry
Entry
Entry
Exit
Exit
Exit
1
1
is "High" at read, write, row active and precharge, bank B is selected.
is "Low" at read, write, row active and precharge, bank C is selected.
CKEn-1
H
H
H
H
H
H
H
H
H
H
H
L
L
L
0
and BA
CKEn
X
H
H
X
X
X
X
X
H
H
X
L
L
L
1
is ignored and all banks are selected.
14 of 14
CS
H
H
X
H
H
H
L
L
L
L
L
L
L
L
L
L
L
L
RP
RAS
after the end of burst.
X
H
X
H
H
H
X
V
X
X
H
X
V
X
H
L
L
L
L
CAS
H
X
H
H
H
X
V
X
X
H
X
V
X
H
L
L
L
L
(V=Valid, X=Don′t care, H=Logic high, L=Logic low)
WE
H
H
H
H
H
H
X
X
V
X
X
X
V
X
L
L
L
L
DQM
X
X
X
X
X
X
X
X
X
X
X
X
V
X
Rev. 1.1 February 2006
Synchronous DRAM
BA
V
V
V
V
X
0,1
A
OP code
10
Row address
H
H
H
L
L
L
/AP
X
X
X
X
X
X
X
A
address
address
Column
Column
9
A
X
~ A
11,
0
Note
1,2
4,5
4,5
3
3
3
3
4
4
6
7

Related parts for K4S641632K-UC60