K4S641632K-UC60 Samsung Semiconductor, K4S641632K-UC60 Datasheet - Page 3

no-image

K4S641632K-UC60

Manufacturer Part Number
K4S641632K-UC60
Description
Manufacturer
Samsung Semiconductor
Type
SDRAMr
Datasheet

Specifications of K4S641632K-UC60

Organization
4Mx16
Density
64Mb
Address Bus
14b
Access Time (max)
6/5ns
Maximum Clock Rate
166MHz
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP-II
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
100mA
Pin Count
54
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
K4S641632K-UC60
Manufacturer:
SAMSUNG
Quantity:
4 500
Part Number:
K4S641632K-UC60
Manufacturer:
SAMSUNG
Quantity:
3 500
Part Number:
K4S641632K-UC60
Manufacturer:
SAMSUNG
Quantity:
3 500
Part Number:
K4S641632K-UC60
Manufacturer:
SAMSUNG-Pb FREE
Quantity:
19
Part Number:
K4S641632K-UC60
Manufacturer:
SAMSUNG
Quantity:
8 000
Company:
Part Number:
K4S641632K-UC60
Quantity:
50
Company:
Part Number:
K4S641632K-UC60
Quantity:
60
Company:
Part Number:
K4S641632K-UC60
Quantity:
607
Company:
Part Number:
K4S641632K-UC60
Quantity:
134
2M x 8Bit x 4Banks / 1M x 16Bit x 4Banks SDRAM
K4S640832K
K4S641632K
FEATURES
• JEDEC standard 3.3V power supply
• LVTTL compatible with multiplexed address
• Four banks operation
• MRS cycle with address key programs
• All inputs are sampled at the positive going edge of the system clock
• Burst read single-bit write operation
• DQM (x8) & L(U)DQM (x16) for masking
• Auto & self refresh
• 64ms refresh period (4K cycle)
• Pb/Pb-free Package
• RoHS compliant for Pb-free Package
GENERAL DESCRIPTION
bits, / 4 x 1,048,576 words by 16 bits, fabricated with SAMSUNG′s high performance CMOS technology. Synchronous design allows
precise cycle control with the use of system clock I/O transactions are possible on every clock cycle. Range of operating frequencies,
programmable burst length and programmable latencies allow the same device to be useful for a variety of high bandwidth, high perfor-
mance memory system applications.
Ordering Information
The K4S640832K / K4S641632K is 67,108,864 bits synchronous high data rate Dynamic RAM organized as 4 x 2,097,152 words by 8
-. CAS latency (2 & 3)
-. Burst length (1, 2, 4, 8 & Full page)
-. Burst type (Sequential & Interleave)
K4S640832K-T(U)C/L75
K4S641632K-T(U)C/L50
K4S641632K-T(U)C/L60
K4S641632K-T(U)C/L75
Part No.
Organization
4Mx16
8Mx8
Row & Column address configuration
Orgainization
4Mb x 16
8Mb x 8
Row Address
A0~A11
A0~A11
3 of 14
133MHz(CL=3)
200MHz(CL=3)
166MHz(CL=3)
133MHz(CL=3)
Max Freq.
Column Address
A0-A8
A0-A7
Interface
LVTTL
Rev. 1.1 February 2006
Synchronous DRAM
54pin TSOP(II)
Pb (Pb-free)
Package

Related parts for K4S641632K-UC60