MT90401AB1 Zarlink, MT90401AB1 Datasheet - Page 6

no-image

MT90401AB1

Manufacturer Part Number
MT90401AB1
Description
Framer SDH/SONET 3.3V 80-Pin LQFP EP Tray
Manufacturer
Zarlink
Datasheet

Specifications of MT90401AB1

Package
80LQFP EP
Number Of Transceivers
1
Standard Framing Format
SDH|SONET
Maximum Supply Current
150 mA
Minimum Single Supply Voltage
3 V
Maximum Single Supply Voltage
3.6 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT90401AB1
Manufacturer:
st
Quantity:
421
Pin Description (continued)
66-69
74-77
Pin #
62
63
64
65
70
71
72
73
78
79
80
D0 - D3
D4 - D7
Name
V
V
RST
R/W
HW
OE
CS
A0
IC
IC
IC
SS8
DD5
Output Enable (Input). Tie high for normal operation. Tie low to force output clocks pins
F16, F8, C16, C8, C4, C2 to a high impedance state.
Chip Select (5 V tolerant Input). This active low input enables the non-multiplexed
Motorola parallel microprocessor interface of the MT90401. When CS is set to high, the
microprocessor interface is idle and all bus I/O pins will be in a high impedance state.
RESET (5 V tolerant Input). This active low input puts the MT90401 in a reset condition.
RST should be set to high for normal operation. The MT90401 should be reset after power-
up and after the selected reference frequency is changed. The RST pin must be held low for
a minimum of 1msec. to reset the device properly.
Hardware Mode (Input). If this pin is tied low, the device is in microport mode and is
controlled via the microport. If it is tied high, the device is in hardware mode and is
controlled via the control pins MS1, MS2, FS1, FS2, FLOCK and SONET/SDH.
Data 0 to Data 3 (5 V tolerant Three-state I/O). These signals combined with D4-D7 form
the bidirectional data bus of the parallel processor interface (D0 is the least significant bit).
Digital ground. 0 Volts.
Internal Connection. Tie low for normal operation.
Internal Connection. Tie low for normal operation.
Positive Power Supply. Digital supply.
Data 4 to Data 7 (5 V tolerant Three-state I/O). These signals combined with D0-D3 form
the bidirectional data bus of the parallel processor interface (D7 is the most significant bit).
Read/Write Select (5 V tolerant Input). This input controls the direction of the data bus
D[0:7] during a microprocessor access. When R/W is high, the parallel processor is reading
data from the MT90401. When low, the parallel processor is writing data to the MT90401.
Address 0 (5 V tolerant Input). Address input for the parallel processor interface. A0 is the
least significant input.
Internal Connection. Tie low for normal operation.
Zarlink Semiconductor Inc.
MT90401
6
Description
Data Sheet

Related parts for MT90401AB1