XC4036EX-2HQ240C Xilinx Inc, XC4036EX-2HQ240C Datasheet - Page 59

no-image

XC4036EX-2HQ240C

Manufacturer Part Number
XC4036EX-2HQ240C
Description
FPGA XC4000E Family 36K Gates 3078 Cells 0.35um Technology 5V 240-Pin HSPQFP EP
Manufacturer
Xilinx Inc
Datasheet

Specifications of XC4036EX-2HQ240C

Package
240HSPQFP EP
Family Name
XC4000E
Device Logic Gates
36000
Device Logic Units
3078
Device System Gates
65000
Number Of Registers
3168
Typical Operating Supply Voltage
5 V
Maximum Number Of User I/os
193
Ram Bits
41472
Re-programmability Support
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4036EX-2HQ240C
Manufacturer:
XILINX
Quantity:
5 510
Part Number:
XC4036EX-2HQ240C
Manufacturer:
TI
Quantity:
5 510
Part Number:
XC4036EX-2HQ240C
Manufacturer:
XILINX
0
Part Number:
XC4036EX-2HQ240C
Manufacturer:
XILINX
Quantity:
45
Part Number:
XC4036EX-2HQ240C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Figure 55: Master Parallel Mode Programming Switching Characteristics
May 14, 1999 (Version 1.6)
Notes: 1. At power-up, Vcc must rise from 2.0 V to Vcc min in less than 25 ms, otherwise delay configuration by pulling PROGRAM
This timing diagram shows that the EPROM requirements are extremely relaxed. EPROM access time can be longer than
500 ns. EPROM data output has no hold-time requirements.
(output)
(output)
(output)
(output)
A0-A17
D0-D7
DOUT
RCLK
CCLK
RCLK
2. The first Data byte is loaded and CCLK starts at the end of the first RCLK active cycle (rising edge).
Low until Vcc is valid.
R
Delay to Address valid
Data setup time
Data hold time
Product Obsolete or Under Obsolescence
Description
XC4000E and XC4000X Series Field Programmable Gate Arrays
Address for Byte n
1
2
3
Symbol
7 CCLKs
T
T
T
DRC
RCD
RAC
2 T
Byte
DRC
Min
60
0
0
Byte n - 1
D6
Address for Byte n + 1
1 T
3 T
CCLK
RAC
Max
RCD
200
D7
Units
ns
ns
ns
X6078
6-63
6

Related parts for XC4036EX-2HQ240C