CY7C145-35JC Cypress Semiconductor Corporation., CY7C145-35JC Datasheet

no-image

CY7C145-35JC

Manufacturer Part Number
CY7C145-35JC
Description
Manufacturer
Cypress Semiconductor Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C145-35JC
Manufacturer:
CYPRESS
Quantity:
11 698
Part Number:
CY7C145-35JC
Manufacturer:
CYP
Quantity:
1 046
Cypress Semiconductor Corporation
Document #: 38-06034 Rev. *C
Features
Functional Description
The CY7C144 and CY7C145 are high-speed CMOS 8K x 8
and 8K x 9 dual-port static RAMs. Various arbitration schemes
Notes:
CY7C144 CY7C1458K x 8/9 Dual-Port Static RAM
with SEM, INT, BUSY
1. BUSY is an output in master mode and an input in slave mode.
2. Interrupt: push-pull output and requires no pull-up resistor.
• True Dual-Ported memory cells that allow simultaneous
• 8K x 8 organization (CY7C144)
• 8K x 9 organization (CY7C145)
• 0.65-micron CMOS for optimum speed/power
• High-speed access: 15ns
• Low operating power: I
• Fully asynchronous operation
• Automatic power-down
• TTL compatible
• Master/Slave select pin allows bus width expansion to
• Busy arbitration scheme provided
• Semaphores included to permit software handshaking
• INT flag for port-to-port communication
• Available in 68-pin PLCC, 64-pin and 80-pin TQFP
• Pb-Free packages available
Logic Block Diagram
reads of the same memory location
16/18 bits or more
between ports
(7C145) I/O
BUSY
CC
R/W
OE
I/O
= 160 mA (max.)
CE
L
I/O
A
A
[1, 2]
8L
7L
12L
0L
0L
L
L
L
INT
SEM L
L
[2]
DECODER
ADDRESS
198 Champion Court
R/W
CE
OE
L
L
L
CONTROL
I/O
ARBITRATION
SEMAPHORE
INTERRUPT
MEMORY
are included on the CY7C144/5 to handle situations when
multiple processors access the same piece of data. Two ports
are provided permitting independent, asynchronous access
for reads and writes to any location in memory. The
CY7C144/5 can be utilized as a standalone 64/72-Kbit
dual-port static RAM or multiple devices can be combined in
order to function as a 16/18-bit or wider master/slave dual-port
static RAM. An M/S pin is provided for implementing 16/18-bit
or wider memory applications without the need for separate
master and slave devices or additional discrete logic. Appli-
cation areas include interprocessor/multiprocessor designs,
communications
video/graphics memory.
Each port has independent control pins: chip enable (CE),
read or write enable (R/W), and output enable (OE). Two flags,
BUSY and INT, are provided on each port. BUSY signals that
the port is trying to access the same location currently being
accessed by the other port. The interrupt flag (INT) permits
communication between ports or systems by means of a mail
box. The semaphores are used to pass a flag, or token, from
one port to the other to indicate that a shared resource is in
use. The semaphore logic is comprised of eight shared
latches. Only one side can control the latch (semaphore) at
any time. Control of a semaphore indicates that a shared
resource is in use. An automatic power-down feature is
controlled independently on each port by a chip enable (CE)
pin or SEM pin.
ARRAY
M/S
8K x 8/9 Dual-Port Static RAM
CONTROL
San Jose
I/O
ADDRESS
CE
OE
DECODER
R/W
with SEM, INT, BUSY
R
R
,
status
R
CA 95134-1709
buffering,
SEM
INT
Revised September 6, 2005
R
R
[2]
BUSY
R/W
A
CE
OE
I/O
I/O
I/O
A
12R
0R
R
R
8R
7R
0R
R
(7C145)
R
[1, 2]
and
CY7C144
CY7C145
408-943-2600
dual-port
[+] Feedback

Related parts for CY7C145-35JC

CY7C145-35JC Summary of contents

Page 1

... INT flag for port-to-port communication • Available in 68-pin PLCC, 64-pin and 80-pin TQFP • Pb-Free packages available Functional Description The CY7C144 and CY7C145 are high-speed CMOS and dual-port static RAMs. Various arbitration schemes Logic Block Diagram R/W L ...

Page 2

... I/O 3L I/O 4L I/O 5L GND I GND I/O 0R I I/O 3R I/O 4R I/O 5R Notes: 3. I/O on the CY7C145 I/O on the CY7C145. 8L Document #: 38-06034 Rev. *C 68-Pin PLCC Top View CY7C144 ...

Page 3

... L is set when left port writes location 1FFF and is cleared when right port reads R 7C144-15 7C144-25 7C144-35 7C145-15 7C145-25 7C145- 220 180 60 40 CY7C144 CY7C145 ...

Page 4

... One Port Com’ > V – 0.2V Ind V > V – 0. < 0.2V, Active IN [7] Port Outputs MAX CY7C144 CY7C145 Ambient Temperature V CC ° ° 5V ± 10 +70 C ° ° −40 5V ± 10 +85 C 7C144-15 7C144-25 7C145-15 7C145-25 Min. ...

Page 5

... Com’ > V – 0.2V Ind V > V – 0. < 0.2V, Active IN [7] Port Outputs MAX Test Conditions T = 25° MHz 5.0V CC CY7C144 CY7C145 7C144-35 7C144-55 7C145-35 7C145-55 Min. Max. Min. Max. Unit 2.4 2.4 V 0.4 0.4 V 2.2 2.2 V 0.8 0.8 V −10 −10 µA +10 +10 −10 − ...

Page 6

... HZCE LZCE CY7C144 CY7C145 893Ω OUTPUT 347Ω (c) Three-State Delay (Load 3) 7C144-35 7C144-55 7C145-35 7C145-55 Min. Max. Min. Max. Unit ...

Page 7

... CY7C144 CY7C145 7C144-55 7C145-55 Max. Min. Max. Unit ...

Page 8

... BUSY = HIGH for the writing port. 20 LOW Document #: 38-06034 Rev. *C [15, 16 [15, 17, 18] t ACE t DOE DATA VALID [19, 20 MATCH t PWE t SD VALID MATCH t WDD CY7C144 CY7C145 DATA VALID t HZCE t HZOE DDD VALID Page [+] Feedback ...

Page 9

... SCE PWE t SD DATA VALID HIGH IMPEDANCE [21, 23, 24 SCE PWE DATAVALID t HZWE HIGH IMPEDANCE allow the I/O drivers to turn off and data to PWE HZWE SD CY7C144 CY7C145 LZOE LZWE Page [+] Feedback ...

Page 10

... SPS Document #: 38-06034 Rev. *C [25 VALID ADDRESS SOP t SD DATA VALID SWRD t SOP READ CYCLE MATCH t SPS MATCH = CE = HIGH L CY7C144 CY7C145 t OHA ACE DATA VALID OUT t DOE Page [+] Feedback ...

Page 11

... Read with BUSY (M/S=HIGH) ADDRESS R R/W R DATAIN ADDRESS L BUSY L DATA OUTL Write Timing with Busy Input (M/S=LOW) R/W BUSY Document #: 38-06034 Rev MATCH t PWE t SD VALID MATCH t BLA t WDD t PWE CY7C144 CY7C145 BHA t BDD t DDD VALID Page [+] Feedback ...

Page 12

... BUSY will be asserted PS Document #: 38-06034 Rev. *C [29] ADDRESS MATCH BLC ADDRESS MATCH BLC [29 ADDRESS MISMATCH t t BLA BHA ADDRESS MISMATCH t t BLA BHA CY7C144 CY7C145 t BHC t BHC Page [+] Feedback ...

Page 13

... depends on which enable pin (CE or R/W INS INR L Document #: 38-06034 Rev WRITE 1FFF [30 [31] t INR t WC WRITE 1FFE [30 [31] t [31] INR ) is deasserted first asserted last. L CY7C144 CY7C145 t RC READ 1FFF t RC READ 1FFE Page [+] Feedback ...

Page 14

... Semaphores on both sides should have a one written into BLC in master mode them at initialization from both sides to assure that they will be R free when needed. CY7C144 CY7C145 before attempting to read the semaphore. SOP + t after the SWRD DOE represents the 0–2 is used ...

Page 15

... Left port obtains semaphore port accessing semaphore address 1 0 Right port obtains semaphore port accessing semaphore 0 1 Left port obtains semaphore port accessing semaphore CY7C144 CY7C145 Operation Right Port R INT 0− 1FFE ...

Page 16

... AMBIENT TEMPERATURE (°C) TYPICAL ACCESS TIME CHANGE vs. OUTPUT LOADING 30.0 25.0 20.0 15.0 10 4. 25° 200 400 600 800 1000 CAPACITANCE (pF) CY7C144 CY7C145 OUTPUT SOURCE CURRENT vs. OUTPUT VOLTAGE 200 160 120 25° 5.0 0 1.0 2.0 3.0 4.0 OUTPUT VOLTAGE (V) OUTPUT SINK CURRENT vs. OUTPUT VOLTAGE ...

Page 17

... CY7C144-55JI 8K x9 Dual-Port SRAM Speed (ns) Ordering Code 15 CY7C145-15AC CY7C145-15AXC CY7C145-15JC 25 CY7C145-25AC CY7C145-25JC CY7C145-25AI CY7C145-25JI 35 CY7C145-35AC CY7C145-35JC CY7C145-35JXC CY7C145-35AI CY7C145-35JI 55 CY7C145-55AC CY7C145-55JC CY7C145-55AI CY7C145-55JI Document #: 38-06034 Rev. *C Package Name Package Type A65 64-Lead Thin Quad Flat Pack A65 64-Lead Pb-Free Thin Quad Flat Pack ...

Page 18

... Package Diagrams 64-Lead Thin Plastic Quad Flat Pack ( 1.4 mm) A65 64-Lead Pb-Free Thin Plastic Quad Flat Pack ( 1.4 mm) A65 Document #: 38-06034 Rev. *C CY7C144 CY7C145 51-85046-*B Page [+] Feedback ...

Page 19

... The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. 80-Pin Thin Plastic Quad Flat Pack A80 68-Lead Plastic Leaded Chip Carrier J81 CY7C144 CY7C145 51-85065-*B 51-85005-*A Page [+] Feedback ...

Page 20

... Document History Page Document Title: CY7C145, CY7C144 8K x 8/9 Dual-Port Static RAM with Sem, Int, Busy Document Number: 38-06034 Issue Orig. of REV. ECN NO. Date Change ** 110175 09/29/01 *A 122285 12/27/02 *B 236752 See ECN *C 393320 See ECN Document #: 38-06034 Rev. *C Description of Change SZV Change from Spec number: 38-00163 to 38-06034 ...

Related keywords