CY7C4221-10AC Cypress Semiconductor Corporation., CY7C4221-10AC Datasheet
CY7C4221-10AC
Specifications of CY7C4221-10AC
Available stocks
Related parts for CY7C4221-10AC
CY7C4221-10AC Summary of contents
Page 1
... Features • High-speed, low-power, First-In, First-Out (FIFO) memories — 64 × 9 (CY7C4421) — 256 × 9 (CY7C4201) — 512 × 9 (CY7C4211) — 1K × 9 (CY7C4221) — 2K × 9 (CY7C4231) — 4K × 9 (CY7C4241) — 8K × 9 (CY7C4251) • High-speed 100-MHz operation (10 ns Read/Write cycle time) • Low power (I ...
Page 2
... CY7C4211 CY7C4221 512 × × Data Inputs for 9-bit Bus O Data Outputs for 9-bit Bus I The only Write enable to have programmable flags when device is configured. Data is written on a LOW-to-HIGH transition of WCLK when WEN1 is asserted and FF is HIGH. ...
Page 3
Functional Description The CY7C42X1 provides four status pins: Empty, Full, Almost Empty, Almost Full. The Almost Empty/Almost Full flags are programmable to single word granularity. The programmable flags default to Empty – 7 and Full – 7. The flags are ...
Page 4
Empty Offset (LSB) Reg. Default Value = 007h Full Offset (LSB) Reg Default Value = 007h × Empty Offset (LSB) Reg. ...
Page 5
... Empty Offset ( default value Full Offset ( default value). Document #: 38-06016 Rev. *C (256 – m), CY7C4211 (512 – m), CY7C4221 (1K – m), CY7C4231 (2K – m), CY7C4241 (4K – m), and CY7C4251 (8K – m). PAF is set HIGH by the LOW-to-HIGH transition of WCLK when the number of available memory locations is greater than m ...
Page 6
Width Expansion Configuration Word width may be increased simply by connecting the corre- sponding input controls signals of multiple devices. A composite flag should be created for each of the end-point status flags (EF and FF). The partial status flags ...
Page 7
Maximum Ratings [4] (Above which the useful life may be impaired. For user guide- lines, not tested.) Storage Temperature ...................................–65 Ambient Temperature with Power Applied...............................................–55 Supply Voltage to Ground Potential ............... –0.5V to +7.0V DC Voltage Applied to Outputs in ...
Page 8
AC Test Loads and Waveforms R1 1.1 K Ω 5V OUTPUT C L INCLUDING JIG AND SCOPE Switching Characteristics Over the Operating Range Parameter Description t Clock Cycle Frequency S t Data Access Time A t Clock Cycle Time CLK ...
Page 9
Switching Waveforms Write Cycle Timing WCLK D – WEN1 WEN2 (if applicable SKEW1 RCLK REN1,REN2 Read Cycle Timing RCLK t ENS REN1,REN2 EF Q – OLZ OE WCLK WEN1 WEN2 Notes: 15. t ...
Page 10
Switching Waveforms (continued) [17] Reset Timing RS REN1, REN2 WEN1 [18] WEN2/LD EF,PAE FF,PAF First Data Word Latency after Reset with Simultaneous Read and Write WCLK – (FIRST 0 8 ...
Page 11
Switching Waveforms (continued) Empty Flag Timing WCLK t DS DATAWRITE1 D – ENH ENS WEN1 WEN2 (if applicable ENS ENH t RCLK t SKEW1 EF REN1, REN2 LOW OE DATA IN OUTPUT REGISTER Q ...
Page 12
Switching Waveforms (continued) Full Flag Timing NO Write WCLK [15] t SKEW1 D – WEN1 WEN2 (if applicable) RCLK t ENS REN1, REN2 LOW OE Q –Q DATA IN OUTPUT REGISTER 0 8 Programmable Almost Empty Flag ...
Page 13
... If a Write is performed on this rising edge of the Write clock, there will be Full – (m – 1) words of the FIFO when PAF goes LOW. 26. PAF offset = m. 27. 64-m words for CY7C4421, 256 – m words in FIFO for CY7C4201, 512 – m words for CY7C4211, 1024 – m words for CY7C4221, 2048 – m words for CY7C4231, 4096 – m words for CY7C4241, 8192 – m words for CY7C4251. ...
Page 14
Switching Waveforms (continued) Read Programmable Registers t CLK t CLKH RCLK t ENS WEN2/LD t ENS REN1, REN2 Q – Document #: 38-06016 Rev. *C CY7C4421/4201/4211/4221 t CLKL t ENH t A UNKNOWN PAE OFFSET LSB CY7C4231/4241/4251 PAF ...
Page 15
Typical AC and DC Characteristics NORMALIZED SUPPLY CURRENT vs. SUPPLY VOLTAGE 1.4 1 25°C 0 100 MHz 0.6 4 4.5 5 5.5 SUPPLY VOLTAGE (V) NORMALIZED t vs. SUPPLY A ...
Page 16
... CY7C4211-10AC CY7C4211-10JC CY7C4211-10AI CY7C4211-10AXI CY7C4211-10JI 15 CY7C4211-15AC CY7C4211-15AXC CY7C4211-15JC CY7C4211-15JXC CY7C4211-15AI 25 CY7C4211-25AC CY7C4211-25JC Synchronous FIFO Speed (ns) Ordering Code 10 CY7C4221-10AC CY7C4221-10JC 15 CY7C4221-15AC CY7C4221-15AXC CY7C4221-15JC CY7C4221-15JXC 25 CY7C4221-25AC CY7C4221-25JC Document #: 38-06016 Rev. *C CY7C4421/4201/4211/4221 Package Package Name Type A32 32-lead Thin Quad Flatpack J65 32-lead Plastic Leaded Chip Carrier ...
Page 17
Synchronous FIFO Speed (ns) Ordering Code 10 CY7C4231-10AC CY7C4231-10JC 15 CY7C4231-15AC CY7C4231-15AXC CY7C4231-15JC CY7C4231-15JXC 25 CY7C4231-25AC CY7C4231-25JC Synchronous FIFO Speed (ns) Ordering Code 10 CY7C4241-10AC CY7C4241-10AXC CY7C4241-10JC CY7C4241-10JI 15 CY7C4241-15AC CY7C4241-15AXC CY7C4241-15JC CY7C4241-15JXC 25 ...
Page 18
Package Diagrams 32-lead Thin Plastic Quad Flatpack 7 × 7 × 1.0 mm A32 32-lead Pb-Free Thin Plastic Quad Flatpack 7 × 7 × 1.0 mm A32 32-Lead Pb-Free Plastic Leaded Chip Carrier J65 All product and company names mentioned ...
Page 19
... Change Input Leakage current I RBI Power up requirements added to Maximum Ratings Information ESH Added Pb-Free logo to top of front page Added CY7C4421-10JXC, CY7C4201-15AXC. CY7C4201-15JXC, CY7C4211-10AXI, CY7C4211-15AXC, CY7C4211-15JXC, CY7C4221-15AXC, CY7C4221-15JXC, CY7C4231-15JXC, CY7C4231-15AXC, CY7C4241-10AXC, CY7C4241-15AXC, CY7C4241-15JXC, CY7C4251-10JXC, CY7C4251-10AXI, CY7C4251-15AXC, CY7C4251-15JXC CY7C4421/4201/4211/4221 CY7C4231/4241/4251 Description of Change unit from mA to µA (typo) ...