HM5118165LJ-6 HITACHI, HM5118165LJ-6 Datasheet

no-image

HM5118165LJ-6

Manufacturer Part Number
HM5118165LJ-6
Description
Manufacturer
HITACHI
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HM5118165LJ-6
Manufacturer:
HIT
Quantity:
3 000
Description
The Hitachi HM5118165 is a CMOS dynamic RAM organized as 1,048,576-word
most advanced 0.5 m CMOS technology for high performance and low power. The HM5118165 offers
Extended Data Out (EDO) Page Mode as a high speed access mode. It is packaged in 42-pin plastic SOJ
and 50-pin plastic TSOP II.
Features
Single 5 V ( 10%)
Access time : 50 ns/60 ns/70 ns (max)
Power dissipation
EDO page mode capability
Refresh cycles
4 variations of refresh
2CAS-byte control
Battery backup operation (L-version)
Active mode
Standby mode : 11 mW (max)
1024 refresh cycles : 16 ms
RAS-only refresh
CAS-before-RAS refresh
Hidden refresh
Self refresh (L-version)
16 M EDO DRAM (1-Mword
: 1045 mW/935 mW/825 mW (max)
: 0.83 mW (max) (L-version)
: 128 ms (L-version)
HM5118165 Series
1 k Refresh
16-bit)
ADE-203-636D (Z)
16-bit. It employs the
Nov. 1997
Rev. 4.0

Related parts for HM5118165LJ-6

HM5118165LJ-6 Summary of contents

Page 1

... M EDO DRAM (1-Mword Description The Hitachi HM5118165 is a CMOS dynamic RAM organized as 1,048,576-word most advanced 0.5 m CMOS technology for high performance and low power. The HM5118165 offers Extended Data Out (EDO) Page Mode as a high speed access mode packaged in 42-pin plastic SOJ and 50-pin plastic TSOP II ...

Page 2

... HM5118165 Series Ordering Information Type No. HM5118165J-5 HM5118165J-6 HM5118165J-7 HM5118165LJ-5 HM5118165LJ-6 HM5118165LJ-7 HM5118165TT-5 HM5118165TT-6 HM5118165TT-7 HM5118165LTT-5 HM5118165LTT-6 HM5118165LTT-7 2 Access time Package 50 ns 400-mil 42-pin plastic SOJ (CP-42D 400-mil 50-pin plastic TSOP II (TTP-50/44DC ...

Page 3

Pin Arrangement HM5118165J/LJ Series I/O0 2 I/O1 3 I/ I/ I/ RAS ...

Page 4

HM5118165 Series Block Diagram RAS A0 A1 Column • address to • buffers • A9 • • Row • address buffers 4 UCAS LCAS WE OE Timing and control Column decoder 1M array 1M array 1M array 1M array 1M ...

Page 5

Truth Table RAS LCAS UCAS ...

Page 6

HM5118165 Series Absolute Maximum Ratings Parameter Voltage on any pin relative Supply voltage relative Short circuit output current Power dissipation Operating temperature Storage temperature Recommended DC Operating Conditions ( +70 C) ...

Page 7

DC Characteristics ( + Parameter Symbol RAS-only refresh current CC3 1 Standby current* I CC5 CAS-before-RAS refresh I CC6 current 1, 3 EDO page mode current CC7 4 Battery backup current* ...

Page 8

HM5118165 Series AC Characteristics ( + Test Conditions Input rise and fall time Input levels 3.0 V Input timing reference levels: 0.8 V, 2.4 V Output timing reference levels: 0.8 V, ...

Page 9

Read Cycle Parameter Access time from RAS Access time from CAS Access time from address Access time from OE Read command setup time Read command hold time to CAS Read command hold time from RAS Read command hold time to ...

Page 10

HM5118165 Series Write Cycle Parameter Write command setup time Write command hold time Write command pulse width Write command to RAS lead time Write command to CAS lead time Data-in setup time Data-in hold time Read-Modify-Write Cycle Parameter Read-modify-write cycle ...

Page 11

EDO Page Mode Cycle Parameter EDO page mode cycle time EDO page mode RAS pulse width Access time from CAS precharge RAS hold time from CAS precharge t Output data hold time from CAS low t CAS hold time referred ...

Page 12

HM5118165 Series Self Refresh Mode (L-version) Parameter RAS pulse width (self refresh) RAS precharge time (self refresh) CAS hold time (self refresh) Notes measurements assume initial pause of 200 s is required after power up ...

Page 13

All the V and V pins shall be supplied with the same voltages 21 and t ASC CAH RCS WCS WCH CSR are determined by the ...

Page 14

HM5118165 Series Notes concerning 2CAS control Please do not separate the UCAS/LCAS operation timing intentionally. However skew between UCAS/LCAS are allowed under the following conditions. 1. Each of the UCAS/LCAS should satisfy the timing specifications individually. 2. Different operation mode ...

Page 15

Timing Waveforms* Read Cycle RAS t T UCAS LCAS t t ASR t RAH Address Row t RCS WE Din OE t Dout RAS t t CSH CRP t t RCD RSH t CAS t RAD ...

Page 16

HM5118165 Series Early Write Cycle RAS t T UCAS LCAS t t ASR RAH Row Address WE Din Dout RAS t t CSH CRP t t RCD RSH t CAS t t ASC CAH Column t ...

Page 17

Delayed Write Cycle* RAS t RCD t T UCAS LCAS t t ASR RAH Row Address WE Din OE Dout RAS t CSH t RSH t CAS t t ASC CAH Column t CWL t RWL ...

Page 18

HM5118165 Series 18 Read-Modify-Write Cycle* RAS t T UCAS LCAS ASR RAH Address Row WE Din OE Dout 18 t RWC t RAS t t RCD CAS RAD t t ASC CAH Column t t CWD t ...

Page 19

RAS-Only Refresh Cycle RAS t t CRP UCAS LCAS t ASR Address t OFR t OFF Dout RAS T t RPC t RAH Row High-Z HM5118165 Series CRP 19 ...

Page 20

HM5118165 Series CAS-Before-RAS Refresh Cycle t RP RAS RPC CSR UCAS LCAS Address t OFR t OFF Dout RAS RP RAS t RPC CHR ...

Page 21

Hidden Refresh Cycle t t RAS RAS RCD UCAS LCAS t RAD RAH ASR ASC Address Row Column t RCS WE t DZC Din t DZO RAC Dout t RC ...

Page 22

HM5118165 Series EDO Page Mode Read Cycle t RNCD RAS CSH t UCAS CAS LCAS t RCHR t RCS CAH t RAH ASC ASR Address Row Column 1 t CAL t DZC High-Z ...

Page 23

EDO Page Mode Read Cycle (2CAS) t RNCD RAS CSH t LCAS CAS UCAS t RCS CAH t RAH ASC ASR Address Row Column 1 t CAL t DZC High-Z Din t DZO ...

Page 24

HM5118165 Series EDO Page Mode Early Write Cycle RAS CSH t RCD UCAS LCAS ASR RAH ASC Address Row Column 1 t WCS Din 1 Din Dout 24 t RASP t ...

Page 25

EDO Page Mode Delayed Write Cycle* RAS CSH t RCD UCAS LCAS t RAD t t ASR ASC t t RAH CAH Row Column 1 Address t RCS WE t DZC Din t DZO t OED OE ...

Page 26

HM5118165 Series EDO Page Mode Read-Modify-Write Cycle* RAS RCD UCAS LCAS t RAD t t ASR ASC t t RAH CAH Row Column 1 Address t RWD t AWD t CWD WE t RCS t DZC Din ...

Page 27

EDO Page Mode Mix Cycle (1) RAS UCAS CAS LCAS t CSH t RCD WCS WCH WE t ASC t t CAH t RAH ASR Address Row Column Din ...

Page 28

HM5118165 Series EDO Page Mode Mix Cycle (2) t RNCD RAS CSH UCAS t CAS LCAS t RCD t RCHR t RCS ASC CAH t t RAH ASR Address Row Column 1 t CAL ...

Page 29

Self Refresh Cycle (L-version RAS RPC CSR UCAS LCAS t OFR t OFF Dout HM5118165 Series t t RASS RPS t CHS High-Z t CRP 29 ...

Page 30

... HM5118165 Series Package Dimensions HM5118165J/LJ Series (CP-42D) 27.06 27.43 Max 42 1 0.74 1.30 Max 0.43 0.10 0.41 0.08 0.10 Dimension including the plating thickness Base material dimension 1.27 Hitachi Code JEDEC EIAJ Weight (reference value) Unit: mm 9.40 0.25 CP-42D Conforms — 1.75 g ...

Page 31

... HM5118165TT/LTT Series (TTP-50/44DC) 20.95 21.35 Max 0.80 0.27 0.07 0.13 M 0.25 0.05 1.15 Max 3.20 0.10 Dimension including the plating thickness Base material dimension 26 25 11.76 0.20 0 – 5 Hitachi Code JEDEC EIAJ Weight (reference value) HM5118165 Series Unit: mm 0.80 0.50 0.10 TTP-50/44DC Conforms — 0. ...

Page 32

... All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi’s permission. 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user’s unit according to this document. ...

Page 33

Revision Record Rev. Date Contents of Modification 1.0 Sep. 30, 1996 Initial issue 2.0 Nov. 26, 1996 Addition of HM5118165-5 Series Power dissipation (active) 1018/907 mW(max) to 1045/935/825 mW (max) DC Characteristics I max: 185/165 mA to 185/165/145 mA CC7 ...

Related keywords