ISL3873BIK-TK Intersil Corporation, ISL3873BIK-TK Datasheet
ISL3873BIK-TK
Available stocks
Related parts for ISL3873BIK-TK
ISL3873BIK-TK Summary of contents
Page 1
... NUMBER RANGE ( C) PACKAGE ISL3873BIK - 192 BGA ISL3873BIK-TK - Tape and Reel 1000 Units /Reel 1 June 2002 Features • Supports USB V1.1, and PCMCIA Host Interface • New Start Up Modes Allow the PCMCIA Card Information Structure to be Initialized From a Serial EEPROM; this ...
Page 2
Simplified Block Diagram HOST COMPUTER DATA ADDRESS CONTROL PC CARD HOST INTERFACE MICRO- PROGRAMMED MAC ENGINE WEP ENGINE ON-CHIP ROM MEMORY CONTROLLER ON-CHIP RAM MEDIUM ACCESS CONTROLLER ADDRESS DATA SELECT EXTERNAL SRAM AND FLASH MEMORY 2 ISL3873B USB ISL3873B USB ...
Page 3
ISL3873B Signal Descriptions PIN NAME PIN I/O TYPE HA0-9 5V tol, CMOS, Input, 50K Pull Down HCE1- 5V tol, CMOS, Input, 50K Pull Up HCE2- 5V tol, CMOS, Input, 50K Pull Up HD0-15 5V tol, BiDir, 2mA, 50K Pull Down ...
Page 4
PIN NAME PIN I/O TYPE PJ4 CMOS BiDir, 2mA PJ5 CMOS BiDir, 2mA, 50K Pull Up PJ6 CMOS BiDir, 2mA PJ7 CMOS BiDir, 2mA, 50K Pull Up PK0 CMOS BiDir, 2mA, ST, 50K Pull Down PK1 CMOS BiDir, 2mA, 50K ...
Page 5
PIN NAME PIN I/O TYPE ANTSEL O ANTSEL O TestMode I/O CompCap1 I CompCap2 I CompRes1 I CompRes2 I DBG(0-4) I/O PIN NAME PIN I/O TYPE V Power DDA V Power DD SUPPLY5V Power V Ground SSA V Ground sub ...
Page 6
PIN NUMBER SIGNAL NAME PIN NUMBER MA9 B4 MA12 MA18 B7 DBG1 B8 HD12 B9 HCE1 B10 V DD B11 HIORD B12 HA8 B13 HWE B14 HA4 B15 NC B16 DBG4 C1 MA6 ...
Page 7
Absolute Maximum Ratings Supply Voltage 3.6V ...
Page 8
AC Electrical Specifications (Continued) PARAMETER SYNTHCLK(PK1) Width Hi SYNTHCLK(PK1) Width Lo SERIAL PORT SYNTHCLK(PK1) Clock Period Low Width Delay from Clock Falling Edge to SPCSx, SPAS, SPREAD, SYNTHDATA(PK2) Outputs Setup Time of SYTHNDATA(PK2) Read to SYTHNCLK(PK1) Falling Edge Hold Time ...
Page 9
Waveforms ADDRESS MA(17..1) RAMCS_ MOE_ t S2 MD(15..0) ADDRESS MA(17..1) RAMCS_ MWE_ MD(15..0) SYNTHCLK SYNLE SPCSPWR t D1 SYNTHDATA 9 ISL3873B FIGURE 1. EXTERNAL MEMORY READ TIMING ...
Page 10
Waveforms (Continued) HA[15:0] HREG- HCE( HIORD- t SUA HINPACK- HWAIT- HD[15:0] HA[15:0] HREGN- HCE ( HIOWR- HWAIT- t SUIOWR HD[15:0] 10 ISL3873B t t SUREG HREG I t SUCE HCE t WIORD t DIORD t DFINPACK ...
Page 11
I ISL3873B MAC System Overview ISL3873B MD0..15 MA1..17 NVCS_ MOE_ MWEL_ MA0/MWEH_ RAMCS_ FIGURE 6. 8-BIT MEMORY INTERFACE REQUIREMENTS FOR ISL3873B ISL3873B MA1..17 MD0..15 NVCS- MA0/MWEH- MLBE- RAMCS- MOE- MWEL- FIGURE 7. 16-BIT MEMORY INTERFACE REQUIREMENTS FOR ISL3873B 11 ISL3873B ...
Page 12
LARGE SERIAL EEPROM MISO (PJ2) SD (PJ1) ISL3873B SCLK (PJ0) CS# (TCLKIN) PULLUP External Memory Interface The ISL3873B provides separate external chip selects for code space and data storage space. Code space is accessible as data space through an overlay ...
Page 13
For 8-bit spaces, the ISL3873B dynamically configures pin MUBE-/MA0/MWEH- cycle-by-cycle as the address LSB. MWEL-/MWE- is the only write control, and MOE- is the read output enable. For 16-bit spaces constructed from 8-bit memories, the ISL3873B dynamically configures pin MUBE-/MA0/MWEH- ...
Page 14
Read to Attribute Space and Memory Mapped Registers • WAIT will assert until the memory arbitration and access have completed. Buffer Access Paths, BAP0 and BAP1 • An internal pre-read cycle to memory is initiated by a host Buffer Read ...
Page 15
FID ALLOCATE/ DEALLOCATE REQUEST OFFSET CENTER HOST BUS DATA PORT PRE-READ/ POST-WRITE FIGURE 9. BLOCK DIAGRAM OF A BUFFER ACCESS PATH USB Port The USB interface implemented in the ISL3873B complies with the Universal Serial Bus Specification Revision 1.1. dated ...
Page 16
PE1 PE2 t D1 PA_PE TR_SW TR_SW_BAR TABLE 1. TRANSMIT CONTROL TIMING SPECIFICATIONS PARAMETER SYMBOL DELAY PE2 to PA_PE t 0.1 D1 TPE2 to TR Switch t 1 Switch to PE2 PA_PE to PE2 t ...
Page 17
When using a 48MHz CLKIN typical for 802.11 or 802.11b controllers with a USB host interface, common divisors are 4 (12MHz (8MHz) The MCLK prescaler is set to divide hardware reset to ...
Page 18
Baseband Processor The Baseband Processor operation is controlled by the ISL3873B firmware. Detailed information on programming the Baseband Processor can be obtain by contacting the factory. BBP Packet Reception The receive demodulator scrutinizes I and Q for packet activity. When ...
Page 19
Pseudo Noise (PN) synchronization while the header includes the necessary data fields of the communications protocol to establish the physical layer link. The transmitter generates the synchronization preamble and header and knows when to make the DBPSK to ...
Page 20
DSSS BPSK 1Mbps BARKER DATA 1 BIT ENCODED TO ONE OF 2 CODE WORDS (TRUE-INVERSE) I OUT Q OUT 11 CHIPS CHIP 11 MC/S RATE SYMBOL 1 MS/S RATE I vs. Q PREAMBLE (SYNC) Start FRAME DELIMITER 128/56 BITS ...
Page 21
Defines the short preamble length minus the SFD in symbols. The 802.11 protocol requires a setting of 56d = 38h for the optional short preamble Defines the long preamble length minus the SFD in ...
Page 22
The terms and 4 are defined below for 5.5Mbps and 11Mbps. This formula creates 8 complex chips (LSB to MSB) that are transmitted LSB first. The coding is a form of the generalized Hadamard transform encoding where ...
Page 23
MAC in executing algorithms that can adapt to the environment. These algorithms can increase network throughput by minimizing collisions and reducing transmissions liable to errors. There are three measures that can be used in the ...
Page 24
RX_RF_AGC Pad Operation 30dB Pad Engaging (RF Chip Low Gain): If the AGC is not locked onto a packet, a '1' on the ifCompDet input will engage in the 30dB attenuation pad. This causes the AGC to go out of ...
Page 25
TX POWER RAMP 2 20 SYMBOLS AGC SETTLE AND LOCK AND INITIAL DETECTION V (ANALOG) DDA I REF V REF 6-BIT TX_AGC_IN ADC 6-BIT TX_IF_AGC DAC ANTSEL ANTSEL TX_PE FIGURE 17. DSSS BASEBAND PROCESSOR, TRANSMIT SECTION Meanwhile signal quality and ...
Page 26
Channel Matched Filter (CMF) Description The receive section shown in Figure 19 operates on the RAKE receiver principle which maximizes the SNR of the signal by combining the energy of multipath signal components. The RAKE receiver is implemented with a ...
Page 27
SAMPLES AT 2X CHIP T0 CORRELATOR OUTPUT IS THE RESULT OF CORRELATING E PSEUDO NOISE(PN) SEQUENCE WITH THE RECEIVED SIGNAL Data Demodulation in the CCK Modes In this mode, the demodulator uses Complementary Code Keying (CCK) modulation for the two ...
Page 28
V (ANALOG) DDA RX_IF_DET RX_IF_AGC CONTROL 6-BIT RX_RF_AGC DAC DIVERSITY ANT SEL CONTROL 6-BIT RXI A/D 6 6-BIT RXQ A/D 6 COHERENT TIMING INTEGRATOR ANTENNA ANTSEL SWITCH ANTSEL CONTROL TIMING GENERATOR MCLK RESET RX_PE FIGURE 19. DSSS BASEBAND PROCESSOR, RECEIVE ...
Page 29
Demodulator Performance This section indicates the typical performance measures for a radio design. The performance data below should be used as a guide. In general, the actual performance depends on the application, interference environment, RF/IF implementation and radio component selection. ...
Page 30
RSSI Performance The RSSI value is reported on CR62 in hex and is linear with signal level in dB. Figure 22 shows the RSSI curve measured on a whole evaluation radio. This takes into account the full gain adjust range ...
Page 31
Control Registers The following tables describe the function of each control register along with the associated bits in each control register. CONFIGURATION REGISTER 0 ADDRESS (0h) R PART/VERSION CODE Bit 7:4 Part Code 3 = HFA3863 series Bit 3:0 Version ...
Page 32
CONFIGURATION REGISTER 4 ADDRESS (08h) R/W TX PREAMBLE LENGTH FOR LONG PREAMBLE Bits This register contains the count for the Preamble length counter for long preambles selected with CR5 bit 3 or CR11 bit 4. Setup while ...
Page 33
CONFIGURATION REGISTER 9 ADDRESS (12h) R/W TX CONFIGURE Bit 1 TX Antenna Mode Disable diversity, set AntSel pin to value in bit Enable diversity, set AntSel pin to antenna for which last valid received header ...
Page 34
CONFIGURATION REGISTER 12 ADDRESS (18h) R/W A/D TEST MODES 1 (Continued) Bit 6 TX DAC clock enable disable. Bit 5 RX DAC clock enable disable. Bit 4 I DAC clock ...
Page 35
CONFIGURATION REGISTER 14 ADDRESS (1Ch) R/W A/D TEST MODES 3 (Continued) Bits 6:4 I/Q DAC input control. This DAC gives an analog look at various internal digital signals that are suitable for analog representation. 000 = normal (TX filter). 001 ...
Page 36
CONFIGURATION REGISTER 21 ADDRESS (2Ah) R/W AGC BACKOFF Bits 5:0 AGC Backoff (xxxxx.x, 0-31.5 range) in half dB steps. This sets the operating headroom in the I and Q ADCs. CONFIGURATION REGISTER 22 ADDRESS (2Ch) R/W AGC LOOKUP TABLE ADDRESS ...
Page 37
CONFIGURATION REGISTER ADDRESS 28 (38h) R/W AGC LOW SAT ATTENUATOR Bits 7:4 Mid saturation attenuation (0-30 range). Note: mid saturation attenuation is programmed as this value times 2. The mid and low attenuator steps will occur if the number of ...
Page 38
CONFIGURATION REGISTER ADDRESS 33 (42h) R/W TEST MODES 2 (Continued) Bit 6 Time Tracking Mode enable detection of the Service field bit showing that the carrier and bit timing are locked to the same oscillator disable ...
Page 39
CONFIGURATION REGISTER ADDRESS 38 (4Ch) R/W SNR THRESHOLD #1 FOR CMF CONTROL Bits 7:4 R/W but not currently used internally, should be set to zero to ensure compatibility with future revisions. Bits 3:0 SNR threshold #1 range 0 to 15dB. ...
Page 40
CONFIGURATION REGISTER ADDRESS 48 (60h) R/W SCRAMBLER SEED, LONG PREAMBLE Bit 7 R/W but not currently used internally, should be set to zero to ensure compatibility with future revisions. Bit 6:0 Scrambler seed for long preamble. Bit 3 of CR5 ...
Page 41
CONFIGURATION REGISTER ADDRESS 60 (7Ah) R RX_IF_AGC Bits 6:0 a&b: AGC output to the DAC, MSB unused. CONFIGURATION REGISTER ADDRESS 61 (7Ch) R RECEIVE STATUS Bit 7:5 a&b: unused. Bit 4 a&b: ED, energy detect past threshold. Bit 3 a&b: ...
Page 42
... Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use ...