LT1227CS8#TR Linear Technology, LT1227CS8#TR Datasheet - Page 9

IC AMP VID DIFF CURR FDBK 8SOIC

LT1227CS8#TR

Manufacturer Part Number
LT1227CS8#TR
Description
IC AMP VID DIFF CURR FDBK 8SOIC
Manufacturer
Linear Technology
Datasheet

Specifications of LT1227CS8#TR

Applications
Current Feedback
Number Of Circuits
1
-3db Bandwidth
140MHz
Slew Rate
1100 V/µs
Current - Supply
10mA
Current - Output / Channel
60mA
Voltage - Supply, Single/dual (±)
4 V ~ 30 V, ±2 V ~ 15 V
Mounting Type
Surface Mount
Package / Case
8-SOIC (0.154", 3.90mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LT1227CS8#TRLT1227CS8
Manufacturer:
LT
Quantity:
1 000
Company:
Part Number:
LT1227CS8#TRLT1227CS8
Manufacturer:
LT/凌特
Quantity:
20 000
Company:
Part Number:
LT1227CS8#TRLT1227CS8#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Company:
Part Number:
LT1227CS8#TRPBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
A
Settling Time
The characteristic curves show that the LT1227 amplifier
settles to within 10mV of final value in 40ns to 55ns for any
output step up to 10V. The curve of settling to 1mV of final
value shows that there is a slower thermal contribution up
to 20 s. The thermal settling component comes from the
output and the input stage. The output contributes just
under 1mV per volt of output change and the input
contributes 300 V per volt of input change. Fortunately
the input thermal tends to cancel the output thermal. For
this reason the noninverting gain of two configuration
settles faster than the inverting gain of one.
PPLICATI
V
V
OUT
OUT
Large-Signal Transient Response, A
Large-Signal Transient Response, A
O
U
R
F
R
S
= 1k, R
F
= 1k, R
I FOR ATIO
G
U
= 510 , R
G
= 1k, R
L
L
= 400
= 400
W
V
V
= –2
= +2
U
AI04
AI04
AI03
Shutdown
The LT1227 has a high impedance, low supply current
mode which is controlled by Pin 8. In the shutdown mode,
the output looks like a 12pF capacitor and the supply
current drops to approximately the Pin 8 current. The
shutdown pin is referenced to the positive supply through
an internal pullup circuit (see the simplified schematic).
Pulling a current of greater than 50 A from Pin 8 will put
the device into the shutdown mode. An easy way to force
shutdown is to ground Pin 8, using open drain (collector)
logic. Because the pin is referenced to the positive supply,
the logic used should have a breakdown voltage of greater
than the positive supply voltage. No other circuitry is
necessary as an internal JFET limits the Pin 8 current to
about 100 A. When Pin 8 is open, the LT1227 operates
normally.
Differential Input Signal Swing
The differential input swing is limited to about 6V by an
ESD protection device connected between the inputs. In
normal operation, the differential voltage between the
input pins is small, so this clamp has no effect; however,
in the shutdown mode, the differential swing can be the
same as the input swing. The clamp voltage will then set
the maximum allowable input voltage. To allow for some
margin, it is recommended that the input signal be less
than 5V when the device is shutdown.
Offset Adjust
Pins 1 and 5 are provided for offset nulling. A small current
to V
device. The pins are referenced to the positive supply (see
the simplified schematic) and should be left open if un-
used. The offset adjust pins act primarily on the inverting
input bias current. A 10k pot connected to Pins 1 and 5
with the wiper connected to V
current, but will not affect the offset voltage much. Since
the output offset is
at higher gains (A
out the V
a 150k resistor from the wiper to ground for 15V split
supplies, 47k for 5V split supplies.
V
O
+
or ground will compensate for DC offsets in the
A
OS
V
• V
term, use a 10k pot between Pins 1 and 5 with
OS
V
+ (I
> 5), the V
IN
) • R
OS
F
term will dominate. To null
+
will null out the bias
LT1227
9

Related parts for LT1227CS8#TR