AT89LP6440 Atmel Corporation, AT89LP6440 Datasheet - Page 33

no-image

AT89LP6440

Manufacturer Part Number
AT89LP6440
Description
Manufacturer
Atmel Corporation
Datasheet

Specifications of AT89LP6440

Flash (kbytes)
64 Kbytes
Max. Operating Frequency
20 MHz
Cpu
8051-1C
Max I/o Pins
38
Spi
1
Twi (i2c)
1
Uart
1
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
153.8
Sram (kbytes)
4.25
Eeprom (bytes)
8192
Self Program Memory
IAP
Operating Voltage (vcc)
2.4 to 3.6
Timers
3
Isp
SPI/OCD
Watchdog
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT89LP6440-20AU
Manufacturer:
Cirrus
Quantity:
89
Part Number:
AT89LP6440-20AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT89LP6440-20JU
Manufacturer:
Atmel
Quantity:
103
Part Number:
AT89LP6440-20JU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT89LP6440-20MU
Manufacturer:
Atmel
Quantity:
987
Table 6-2.
7. Reset
7.1
3706C–MICRO–2/11
TPS[3-0]
CDV[2-0]
COE
Symbol
CLKREG = 8FH
Not Bit Addressable
Bit
Power-on Reset
Function
Timer Prescaler. The Timer Prescaler selects the time base for Timer 0, Timer 1, Timer 2 and the Watchdog Timer. The
prescaler is implemented as a 4-bit binary down counter. When the counter reaches zero it is reloaded with the value
stored in the TPS bits to give a division ratio between 1 and 16. By default the timers will count every clock cycle (TPS =
0000B). To configure the timers to count at a standard 8051 rate of once every 12 clock cycles, TPS should be set to
1011B.
System Clock Division. Determines the frequency of the system clock relative to the oscillator clock source.
CDIV2
0
0
0
0
1
1
1
1
Clock Out Enable. Set COE to output the system clock divided by 2 on XTAL2 (P4.1). The internal RC oscillator or
external clock source must be selected in order to use this feature and P4.1 must be configured as an output.
CLKREG
TPS3
7
– Clock Control Register
CDIV1
0
0
1
1
0
0
1
1
pass through intermediate frequencies. When CDV is updated, the new frequency will take
affect within a maximum period of 128 x t
During reset, all I/O Registers are set to their initial values, the port pins are tristated, and the
program starts execution from the Reset Vector, 0000H. The AT89LP3240/6440 has five
sources of reset: power-on reset, brown-out reset, external reset, watchdog reset, and software
reset.
A Power-on Reset (POR) is generated by an on-chip detection circuit. The detection level V
is nominally 1.4V. The POR is activated whenever V
cuit can be used to trigger the start-up reset or to detect a supply voltage failure in devices
without a brown-out detector. The POR circuit ensures that the device is reset from power-on. A
power-on sequence is shown in
threshold voltage V
sequence completes, the start-up timer determines how long the device is kept in POR after V
rise. The POR signal is activated again, without any delay, when V
threshold level. A Power-on Reset (i.e. a cold reset) will set the POF flag in PCON. The internally
TPS2
6
CDIV0
0
1
0
1
0
1
0
1
TPS1
5
System Clock Frequency
f
f
f
f
f
f
f
f
OSC
OSC
OSC
OSC
OSC
OSC
OSC
OSC
POR
/1
/2
/4
/8
/16
/32
/64
/128
, an initialization sequence lasting t
TPS0
4
Figure 7-1 on page
OSC
CDV2
3
.
DD
34. When V
CDV1
is below the detection level. The POR cir-
2
POR
AT89LP3240/6440
is started. When the initialization
DD
Reset Value = 0000 0000B
reaches the Power-on Reset
CDV0
1
DD
falls below the POR
COE
0
POR
33
DD

Related parts for AT89LP6440