ATxmega128B3 Atmel Corporation, ATxmega128B3 Datasheet - Page 364

no-image

ATxmega128B3

Manufacturer Part Number
ATxmega128B3
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATxmega128B3

Flash (kbytes)
128 Kbytes
Pin Count
64
Max. Operating Frequency
32 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
36
Ext Interrupts
36
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
2
Twi (i2c)
1
Uart
1
Segment Lcd
100
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
2
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
AES/DES
Sram (kbytes)
4
Eeprom (bytes)
2048
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.6 to 3.6
Operating Voltage (vcc)
1.6 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
2
Output Compare Channels
6
Input Capture Channels
6
Pwm Channels
6
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATxmega128B3-AU
Manufacturer:
Atmel
Quantity:
10 000
27.5
27.5.1
8291A–AVR–10/11
Boundary Scan Chain
Scanning the Port Pins
The active states are:
The boundary scan chain has the capability of driving and observing the logic levels on the I/O
pins. To ensure a predictable device behavior during and after the EXTEST, CLAMP, and
HIGHZ instructions, the device is automatically put in reset. During active reset, the external
oscillators, analog modules, and non-default port pin settings (like pull-up/down, bus-keeper,
wired-AND/OR) are disabled. It should be noted that the current device and port pin state are
unaffected by the SAMPLE and PRELOAD instructions.
Figure 27-2 on page 364
This cell is able to control and observe both pin direction and pin value via a two-stage shift reg-
ister. When no alternate port function is present, output control corresponds to the DIR register
value, output data corresponds to the OUT register value, and input data corresponds to the IN
register value (tapped before the input inverter and input synchronizer). Mode represents either
an active CLAMP or EXTEST instruction, while shift DR is set when the TAP controller is in its
shift DR state.
Figure 27-2. Boundary scan cell for bi-directional port pin.
• Capture DR: Parallel data from the PDI are sampled into the PDICOM data register
• Shift DR: The PDICOM data register is shifted by the TCK input
• Update DR: Commands or operands are parallel-latched from the PDICOM data register into
the PDI
Output Data
Output Control
Input Data
(IN)
(IN)
(DIR)
shows the boundary scan cell used for all the bidirectional port pins.
Mode
0
1
0
1
From last cell Clock DR
Shift DR
0
1
0
1
To next cell
D
D Q
Update DR
Q
Atmel AVR XMEGA B
D
D Q
Q
En
Pn
364

Related parts for ATxmega128B3