SAM7SE512 Atmel Corporation, SAM7SE512 Datasheet - Page 161

no-image

SAM7SE512

Manufacturer Part Number
SAM7SE512
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM7SE512

Flash (kbytes)
512 Kbytes
Pin Count
144
Max. Operating Frequency
48 MHz
Cpu
ARM7TDMI
Hardware Qtouch Acquisition
No
Max I/o Pins
88
Ext Interrupts
88
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
1
Twi (i2c)
1
Uart
3
Ssc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
384
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
32
Self Program Memory
NO
External Bus Interface
1
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
3.0 to 3.6
Fpu
No
Mpu / Mmu
Yes / No
Timers
3
Output Compare Channels
3
Input Capture Channels
3
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
6.12
ARM DDI 0029G
Cycle
1
2
3
Software interrupt and exception entry
Address
pc+2L
Xn
Xn+4
Xn+8
Exceptions (including software interrupts) force the PC to a particular value and cause
the instruction pipeline to be refilled. During the first cycle the forced address is
constructed, and a mode change can take place. The return address is moved to R14 and
the CPSR to SPSR_svc.
During the second cycle the return address is modified to facilitate return, though this
modification is less useful than in the case of the branch with link instruction.
The third cycle is required only to complete the refilling of the instruction pipeline.
The cycle timings are listed in Table 6-15 where:
MAS
[1:0]
i
2
2
pc for:
C represents the current mode-dependent value
T represents the current state-dependent value
Xn is the appropriate trap address.
nRW
0
0
0
Copyright © 1994-2001. All rights reserved.
software interrupts is the address of the SWI instruction
Prefetch Aborts is the address of the aborting instruction
Data Aborts is the address of the instruction following the one which
attempted the aborted data transfer
other exceptions is the address of the instruction following the last one to
be executed before entering the exception
Data
(pc+2L)
(Xn)
(Xn+4)
Table 6-15 Software Interrupt instruction cycle operations
nMREQ
0
0
0
SEQ
0
1
1
nOPC
0
0
0
nTRANS
C
1
1
Instruction Cycle Timings
Mode
old
exception
exception
T
0
0
TBIT
6-19

Related parts for SAM7SE512