STR750FV2 STMicroelectronics, STR750FV2 Datasheet - Page 69

no-image

STR750FV2

Manufacturer Part Number
STR750FV2
Description
ARM7TDMI-S™ 32-BIT MCU with Flash, SMI, 3 std 16-bit timers, PWM timer, fast 10-bit ADC, I2C, UART, SSP, USB and CAN
Manufacturer
STMicroelectronics
Datasheet

Specifications of STR750FV2

Smart Low Power Modes
SLOW, WFI, STOP and STANDBY with backup registers
Conversion Time
min. 3.75 μs

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STR750FV2
Manufacturer:
ST
0
Part Number:
STR750FV2H6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STR750FV2H6
Manufacturer:
ST
0
Part Number:
STR750FV2T6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STR750FV2T6
Manufacturer:
ST
Quantity:
20 000
Part Number:
STR750FV2T6Z
Manufacturer:
ST
0
STR750Fxx STR751Fxx STR752Fxx STR755Fxx
Refer to I/O port characteristics for more details on the input/output alternate function
characteristics (SDA and SCL).
Table 41.
1. f
2. Data based on standard I
3. The maximum hold time t
4. The device must internally provide a hold time of at least 300 ns for the SDA signal in order to bridge the
Figure 40. Typical application with I
1. Measurement points are done at CMOS levels: 0.3xV
t
w(STO:STA)
Symbol
t
t
t
t
t
w(SCLH)
w(SCLL)
t
su(SDA)
t
su(STO)
t
t
t
t
su(STA)
undefined region of the falling edge of SCL.
h(SDA)
r(SDA)
h(STA)
r(SCL)
f(SDA)
f(SCL)
PCLK
C
not possible to power off the STR7x while some another I
powered on: otherwise, the STR7x will be powered by the protection diode.
b
SDA
SCL
I
, must be at least 8 MHz to achieve max fast I
2
t
C BUS
f(SDA)
SCL clock low time
SCL clock high time
SDA setup time
SDA data hold time
SDA and SCL rise time
SDA and SCL fall time
START condition hold time
Repeated START condition setup time
STOP condition setup time
STOP to START condition time (bus free)
Capacitive load for each bus line
SDA and SCL characteristics
t
h(STA)
START
4.7kΩ
t
w(SCKH)
t
r(SDA)
V
2
h(SDA)
DD
C protocol requirement, not tested in production.
t
w(SCKL)
Parameter
4.7kΩ
is not applicable
V
DD
t
su(SDA)
t
r(SCK)
100Ω
100Ω
2
C bus and timing diagram
t
h(SDA)
t
f(SCK)
SDA
SCL
2
C speed (400 kHz).
DD
STRT75X
and 0.7xV
Standard mode
Min
250
0
4.7
4.0
4.0
4.7
4.0
4.7
(3)
(2)
DD
I
2
C
.
Max
1000
300
400
2
C master node remains
(2)
t
su(STA)
t
su(STO)
20+0.1C
20+0.1C
Fast mode I
Electrical parameters
Min
100
0
1.3
0.6
0.6
0.6
0.6
1.3
t
(4)
w(STO:STA)
STOP
(2)
REPEATED START
b
b
Max
900
300
300
400
2
START
C
(1)
(3)
(2)
Unit
69/84
pF
μs
ns
μs
μs
μs

Related parts for STR750FV2