A43L0616V-8 AMIC Technology, Corp., A43L0616V-8 Datasheet - Page 28

no-image

A43L0616V-8

Manufacturer Part Number
A43L0616V-8
Description
512K x 16 Bit x 2 Banks Synchronous DRAM
Manufacturer
AMIC Technology, Corp.
Datasheet
(October, 1999, Version 0.0)
Page Read Cycle at Different Bank @Burst Length = 4
CLOCK
A10/AP
ADDR
(CL=2)
(CL=3)
CKE
RAS
CAS
DQM
DQ
DQ
CS
WE
BA
*Note 1
0
* Note : 1.
Row Active
(A-Bank)
RAa
RAa
1
2. To interrupt a burst read by row precharge, both the read ad the precharge banks must be the same.
CS
2
can be don’t care when
3
(A-Bank)
Read
CAa
4
Row Active
(B-Bank)
RBb
RBb
5
QAa0 QAa1 QAa2 QAa3
6
RAS
QAa0 QAa1 QAa2 QAa3
,
7
CAS
(B-Bank)
Read
CBb
8
and
WE
9
27
High
QBb0
are high at the clock high going edge.
10
QBb1
QBb0
11
(A-Bank)
QBb2 QBb3 QAc0 QAc1 QBd0 QBd1 QAe0 QAe1
QBb1
Read
CAc
12
QBb2 QBb3 QAc0 QAc1 QBd0 QBd1 QAe0 QAe1
13
(B-Bank)
Read
CBd
14
AMIC Technology, Inc.
15
(A-Bank)
Read
CAe
16
17
Precharge
(A-Bank)
A43L0616
: Don't care
18
*Note 2
19

Related parts for A43L0616V-8