AMIS-30623 AMI Semiconductor, Inc., AMIS-30623 Datasheet - Page 43

no-image

AMIS-30623

Manufacturer Part Number
AMIS-30623
Description
Lin Microstepping Motordriver
Manufacturer
AMI Semiconductor, Inc.
Datasheet
AMIS-30623 LIN Microstepping Motordriver
16.3 Functional Description
16.3.1. Analog Part
The transmitter is a low-side driver with a pull-up resistor and slope control.
including the delay between internal TxD – and LIN signal. See
The receiver mainly consists of a comparator with a threshold equal to Vbb/2.
signal and the internal RXD signal. See also
16.3.2. Protocol Handler
This block implements:
16.3.3. Electro Magnetic Compatibility
EMC behavior fulfills requirements defined by LIN specification, rev. 1.3.
16.4 Error Status Register
The LIN interface implements a register containing an error status of the LIN communication. This register is as follows:
Table 30: LIN Error Register
A
16.5 Physical Address of the Circuit
The circuit must be provided with a physical address in order to discriminate this circuit from other ones on the LIN bus. This address is
coded on 7 bits, yielding the theoretical possibility of 128 different circuits on the same bus. It is a combination of 4 OTP memory bits
and of the 3 hardwired address bits (pins HW[2:0]). However the maximum number of nodes in a LIN network is also limited by the
physical properties of the bus line. It is recommended to limit the number of nodes in a LIN network to not exceed 16. Otherwise the
reduced network impedance may prohibit a fault free communication under worst case conditions. Every additional node lowers the
network impedance by approximately 3%.
Note:
Pins HW0 and HW1 are 5V digital inputs, whereas pin HW2 is compliant with a 12V level, e.g. it can be connected to Vbat or Gnd via a terminal of the PCB. To provide
cleaning current for this terminal, the system used for pin SWI is also implemented for pin HW2 (see
AMI Semiconductor – June 2006, Rev 3.0
GetFullStatus
www.amis.com
used
Bit 7
Not
• bit synchronization
• bit timing
• the MAC layer
• the LLC layer
• the supervisor
used
Bit 6
Not
frame will reset the error status register.
With:
Time out error:
Data error flag = Checksum error + StopBit error + Length error
Header error flag
Bit error flag
HW0 HW1 HW2
AD6 AD5 AD4 AD3 AD2 AD1 AD0 Physical address
used
Bit 5
Not
used
Bit 4
Not
:
PA3 PA2 PA1 PA0 OTP memory
= Parity + SynchField error
AC Parameters
error
Time
Bit 3
out
error
Data
Flag
Bit 2
for timing values.
Hardwired bits
AC Parameters
43
Header
error
Flag
Bit 1
Figure 5
Hardwired Address
error
Flag
for timing values.
Bit 0
Bit
Figure 5
shows the characteristics of the transmitted signal,
also shows the delay between the received
HW2).
Data Sheet

Related parts for AMIS-30623