PIC16F747 Microchip Technology Inc., PIC16F747 Datasheet - Page 43
PIC16F747
Manufacturer Part Number
PIC16F747
Description
28/40/44-pin, 8-bit Cmos Flash Microcontrollers With 10-bit A/d And Nanowatt Technology
Manufacturer
Microchip Technology Inc.
Datasheet
1.PIC16F747.pdf
(276 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
PIC16F747-E/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Company:
Part Number:
PIC16F747-I/ML
Manufacturer:
MICRON
Quantity:
1 001
Company:
Part Number:
PIC16F747-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC16F747-I/PT
Manufacturer:
MICROCH
Quantity:
20 000
Company:
Part Number:
PIC16F747T-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
- Current page: 43 of 276
- Download datasheet (6Mb)
4.7
4.7.1
When SCS bits are configured to run from the INTRC,
a clock transition is generated if the system clock is not
already using the INTRC. The event will clear the
OSTS bit and switch the system clock from the primary
system clock (if SCS<1:0> = 00) determined by the
value contained in the configuration bits, or from the
T1OSC (if SCS<1:0> = 01) to the INTRC clock option
and shut-down the primary system clock to conserve
power. Clock switching will not occur if the primary
system clock is already configured as INTRC.
FIGURE 4-7:
2004 Microchip Technology Inc.
SCS<1:0>
Note 1:
Program
INTOSC
Counter
System
OSC1
Clock
2:
3:
4:
Power-Managed Modes
T
T
T
T
INP
OSC
SCS
DLY
Q1
RC_RUN MODE
T
= 32 s typical.
OSC (2)
= 8 T
= 1 T
Q2
= 50 ns minimum.
PC
Q3
INP
INP
.
.
Q4
TIMING DIAGRAM FOR XT, HS, LP, EC, EXTRC TO RC_RUN MODE
T
Q1
DLY (4)
T
INP
(1)
T
SCS
(3)
PC + 1
If the system clock does not come from the INTRC
(31.25 kHz) when the SCS bits are changed and the
IRCF bits in the OSCCON register are configured for a
frequency other than INTRC, the frequency may not be
stable immediately. The IOFS bit (OSCCON<2>) will
be set when the INTOSC or postscaler frequency is
stable, after 4 ms (approx.).
After a clock switch has been executed, the OSTS bit
is cleared, indicating a low-power mode and the device
does not run from the primary system clock. The inter-
nal Q clocks are held in the Q1 state until eight falling
edge clocks are counted on the INTRC oscillator. After
the eight clock periods have transpired, the clock input
to the Q clocks is released and operation resumes (see
Figure 4-7).
Q1
Q2
Q3
Q4
PIC16F7X7
Q1
Q2
PC + 2
DS30498C-page 41
Q3
Q4
PC + 3
Q1
Related parts for PIC16F747
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Photo IC(photodiode with signal processing)
Manufacturer:
KODENSHI KOREA CORP
Datasheet:
Part Number:
Description:
INFRARED RECEIVER MODULE
Manufacturer:
ETC
Datasheet:
Part Number:
Description:
INFRARED RECEIVER MODULE
Manufacturer:
ETC
Datasheet:
Part Number:
Description:
Photo IC(photodiode with signal processing)
Manufacturer:
KODENSHI KOREA CORP
Datasheet:
Part Number:
Description:
(PIC-1204x) OPTICAL-RECEIVER OUTPUT PHOTO IC
Manufacturer:
Kodenshi
Datasheet:
Part Number:
Description:
Manufacturer:
Microchip Technology Inc.
Datasheet:
Part Number:
Description:
Manufacturer:
Microchip Technology Inc.
Datasheet:
Part Number:
Description:
Manufacturer:
Microchip Technology Inc.
Datasheet:
Part Number:
Description:
Manufacturer:
Microchip Technology Inc.
Datasheet:
Part Number:
Description:
Manufacturer:
Microchip Technology Inc.
Datasheet:
Part Number:
Description:
Manufacturer:
Microchip Technology Inc.
Datasheet: