MAX1400 Maxim, MAX1400 Datasheet - Page 8

no-image

MAX1400

Manufacturer Part Number
MAX1400
Description
%V / 18-Bit / Low-Power / Multichannel / Oversampling Sigma-Delta ADC
Manufacturer
Maxim
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX1400CAI
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1400EAI
Manufacturer:
LT
Quantity:
200
Part Number:
MAX1400EAI
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
MAX1400EAI+
Manufacturer:
Maxim Integrated Products
Quantity:
135
Part Number:
MAX1400EAI+
Manufacturer:
Maxim
Quantity:
37
Part Number:
MAX1400EAI+
Manufacturer:
MAXIM/美信
Quantity:
20 000
+5V, 18-Bit, Low-Power, Multichannel,
Oversampling (Sigma-Delta) ADC
TIMING CHARACTERISTICS (continued)
(V+ = +5V ±5%, V
unless otherwise noted.) (Notes 19, 20, 21)
Figure 1. Load Circuit for Bus Relinquish Time and V
V
8
Note 19: All input signals are specified with t
Note 20: See Figure 4.
Note 21: Timings shown in tables are for the case where SCLK idles high between accesses. The part may also be used with the
Note 22: CLKIN duty cycle range is 45% to 55%. CLKIN must be supplied whenever the MAX1400 is not in standby mode. If no
Note 23: The MAX1400 is production tested with f
Note 24: Measured with the load circuit of Figure 1 and defined as the time required for the output to cross the V
Note 25: For read operations, SCLK active edge is falling edge of SCLK.
Note 26: Derived from the time taken by the data output to change 0.5V when loaded with the circuit of Figure 1. The number is then
Note 27: INT returns high after the first read after an output update. The same data can be read again while INT is high, but be
SERIAL-INTERFACE WRITE OPERATION
SCLK Setup to Falling Edge CS
CS Falling Edge to SCLK Falling
Edge Setup Time
Data Valid to SCLK Rising Edge
Setup Time
Data Valid to SCLK Rising Edge
Hold Time
SCLK High Pulse Width
SCLK Low Pulse Width
CS Rising Edge to SCLK Rising
Edge Hold Time
OH
_______________________________________________________________________________________
Levels
OUTPUT
PIN
SCLK idling low between accesses, provided CS is toggled. In this case SCLK in the timing diagrams should be inverted
and the terms “SCLK Falling Edge” and “SCLK Rising Edge” exchanged in the specification tables. If CS is permanently
tied low, the part should only be operated with SCLK idling high between accesses.
clock is present, the device can draw higher current than specified.
extrapolated back to remove effects of charging or discharging the 50pF capacitor. This ensures that the times quoted in
the timing characteristics are true bus-relinquish times and are independent of external bus loading capacitances.
careful not to allow subsequent reads to occur close to the next output update.
TO
PARAMETER
50pF
DD
= +2.7V to +5.25V, AGND = DGND, f
at V
at V
DD
DD
= +3.3V
= +3.3V
100 A
100 A
SYMBOL
t
t
t
t
t
t
t
12
13
14
15
16
17
18
800 A
at V
200 A
at V
r
= t
DD
DD
= +5V
= +5V
f
CLKIN
= 5ns (10% to 90% of V
OL
and
at 2.5MHz (1MHz for some I
CLKIN
CONDITIONS
= 2.4576MHz; input logic 0 = 0V; logic 1 = V
DD
).
DD
tests).
MIN
100
100
30
30
30
0
0
TYP
DD
OL
, T
A
or V
MAX
= T
OH
MIN
limits.
to T
UNITS
ns
ns
ns
ns
ns
ns
ns
MAX
,

Related parts for MAX1400