ATA25 White Electronic Designs Corporation, ATA25 Datasheet - Page 5

no-image

ATA25

Manufacturer Part Number
ATA25
Description
Density = 32MB-1GB ;; Memory Device = Hitachi Flash ;; Organization = X16/x8 ;; Speed (ns) = 250 ;; Volt = 3/5 ;;
Manufacturer
White Electronic Designs Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATA2501
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATA2508
Manufacturer:
ATL
Quantity:
20 000
Part Number:
ATA2508DA-20S
Manufacturer:
ATLAB
Quantity:
4 546
Part Number:
ATA2508DA-24S
Manufacturer:
ATLAB
Quantity:
20 000
Part Number:
ATA2508DA-32N
Manufacturer:
ATMEL
Quantity:
6 630
Part Number:
ATA2508DA-32N
Manufacturer:
ATLAB
Quantity:
20 000
Part Number:
ATA2508DC-30S
Manufacturer:
ICT
Quantity:
396
Part Number:
ATA2508DC-32N
Manufacturer:
ATL
Quantity:
26 203
Part Number:
ATA2511DB-IAC
Manufacturer:
ATLab
Quantity:
3 050
Part Number:
ATA2511DC-IAC
Manufacturer:
ST
0
Part Number:
ATA2538DC-16P
Manufacturer:
ATLAB
Quantity:
20 000
7PxxxATA25xxC25
Battery voltage detection, Digital audio output, Disk active/slave present (BVD2, -SPKR, -DASP:
input/output): In memory card mode, BVD2 outputs the battery voltage status in the card. This card has
no battery, so this output is high level constantly. In the I/O card mode, -SPKR is held High because this
card does not have digital audio output. In True IDE Mode -DASP is the Disk Active/Slave Present signal
in the Master/Slave handshake protocol.
Reset (RESET, -RESET: input): By assertion of the RESET signal, all registers of this card are cleared
and the RDY/-BSY signal turns to high level. In True IDE Mode -RESET is the active low hardware reset
from the host.
Wait (-WAIT, IORDY: output): This signal outputs low level for the purpose of delaying memory access
cycle or I/O access cycle. In True IDE Mode this output signal may be used as IORDY. As for this
controller, this output is high impedance state constantly.
Input acknowledge (-INPACK: output): This signal is not used in the memory card mode. This signal
is asserted by this card when the card is selected and responding to an I/O read cycle at the address that is
on the address bus. This signal is used for the input data buffer control. In True IDE Mode this output
signal is not used and should be kept open at the host side.
Battery voltage detection, Status change, Pass diagnostic (BVD1, -STSCHG, -PDIAG: input/output):
In the memory card mode, BVD1 outputs the battery voltage status in the card. This card has no battery, so
this output is high level constantly. In the I/O card mode, -STSCHG is used for changing the status of the
Configuration status register in the Attribute area, while the card is set I/O card interface. In True IDE
Mode, -PDIAG is the Pass Diagnostic signal in the Master/Slave handshake protocol.
V
voltage sense (-VS1, -VS2: output): These signals are intended to notify the socket of the PC Card's
CC
CIS V
requirement. -VS1 is held low and -VS2 is nonconnected in this card.
CC
Card select (-CSEL: input): This signal is not used in the memory card mode and I/O card mode. This
internally pulled up signal is used to configure this device as a Master or a Slave when configured in the
True IDE Mode. When this pin is grounded, this device is configured as a Master. When the pin is open,
this device is configured as a Slave.
June 2000 Rev. 1 – ECO #12936
5
White Electronic Designs Corporation (508) 366-5151

Related parts for ATA25