ATA6626 ATMEL Corporation, ATA6626 Datasheet - Page 15

no-image

ATA6626

Manufacturer Part Number
ATA6626
Description
(ATA6622 - ATA6626) LIN Bus Transceiver
Manufacturer
ATMEL Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATA6626C-PGQW
Manufacturer:
ATMEL
Quantity:
411
6. Watchdog
6.1
4986F–AUTO–07/08
www.DataSheet4U.com
Typical Timing Sequence with R
The watchdog anticipates a trigger signal from the microcontroller at the NTRIG (negative edge)
input within a time window of T
t
NRES. The timing basis of the watchdog is provided by the internal oscillator. Its time period,
T
During Silent or Sleep Mode the watchdog is switched off to reduce current consumption.
The minimum time for the first watchdog pulse is required after the undervoltage reset at NRES
disappears. It is defined as lead time t
t
The trigger signal T
R
For example, with an external resistor of R
watchdog are as follows:
t
t
t
t
t
t
After ramping up the battery voltage, the 3.3V/5V regulator is switched on. The reset output
NRES stays low for the time t
waits for the trigger sequence from the microcontroller. The lead time, t
t
ger pulse NTRIG occurs during this time, the time t
occurs during the time t
t
from the microcontroller is anticipated within the time frame of t
gering from glitches, the trigger pulse must be longer than t
restart the watchdog sequence. If the triggering signal fails in this open window t
output will be drawn to ground. A triggering signal during the closed window t
switches NRES to low.
trigmin
d
osc
OSC
d
1
2
nres
d
d
osc
WD_OSC
starts with the negative edge of the RXD output.
= 7895
= 1053
= 1105
= 155 ms. In this time, the first watchdog pulse from the microcontroller is required. If the trig-
= 155 ms. The times t
= 0.405
, is adjustable via the external resistor R
= constant = 4 ms
= 19.6 µs due to 51 k
> 200 ns. If a triggering signal is not received, a reset signal will be generated at output
.
19.6 µs = 20.6 ms
19.6 µs = 155 ms
19.6 µs = 21.6 ms
R
WD_OSC
wd
WD_OSC
– 0.0004
d
1
is adjustable between 20 ms and 64 ms using the external resistor
, a watchdog reset with t
and t
2
reset
have a fixed relationship between each other. A triggering signal
= 51 k
(R
(typically 4 ms), then it switches to high, and the watchdog
w d
WD_OSC
d
. The trigger signal must exceed a minimum time
. After wake up from Sleep or Silent Mode, the lead time
ATA6622/ATA6624/ATA6626
WD_OSC
wd_osc
)
2
(R
WD_OSC
NRES
(34 k to 120 k ).
= 51 k ±1%, the typical parameters of the
1
= 4 ms will reset the microcontroller after
starts immediately. If no trigger signal
in k ; t
TRIG,min
osc
2
= 21.6 ms. To avoid false trig-
> 200 ns. This slope serves to
in µs)
d
, follows the reset and is
1
2
immediately
, the NRES
15

Related parts for ATA6626