MT8931C Zarlink Semiconductor, MT8931C Datasheet - Page 3

no-image

MT8931C

Manufacturer Part Number
MT8931C
Description
4 Wire Full-duplex 2B+D (192 Kbps) Data Format Isdn S And T Subscriber Network Interface Circuit
Manufacturer
Zarlink Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT8931CE
Manufacturer:
MITEL
Quantity:
20 000
Part Number:
MT8931CE1
Manufacturer:
ZARLINK
Quantity:
1 480
Part Number:
MT8931CP
Manufacturer:
MITEL
Quantity:
20 000
Part Number:
MT8931CP1
Manufacturer:
ZARLINK
Quantity:
1 325
Pin Description (continued)
Data Sheet
DIP PLCC
15-
10
12
13
14
22
23
24
25
26
27
28
11
9
Pin #
12,15,18,
23,27-29,
1,5-6,10-
24-26,
30-32,
34-35
33, 36,
39, 41
16
17
19
20
21
22
37
38
40
42
43
44
STAR/Rsto Star/Reset (Open Drain Output): 192kbit/s Rx data output fixed relative to the ST-BUS
R/W
AS/ALE
DS/RD
AD0-7
Name
NDA
IRQ
Rsti
LRx
V
LTx
V
CS
V
NC
Bias
SS
DD
/
WR
Read/Write or Write Input: defines the data bus transfer as a read (R/W=1) or a write
(R/W=0) in Motorola bus mode. Redefined to WR in Intel bus mode.
Data Strobe/Read Input: active high input indicates to the SNIC that valid data is on
the bus during a write operation or that the SNIC must output data during a read
operation in Motorola bus mode. Redefined to RD in Intel bus mode.
Address Strobe/Address Latch Enable Input: in Motorola bus mode the falling edge
is used to strobe the address into the SNIC during microprocessor access. Redefined
to ALE in Intel bus mode.
Chip Select Input: active low, used to select the SNIC for microprocessor access.
Interrupt Request (Open Drain Output): an output indicating an unmasked HDLC
interrupt. The interrupt remains active until the microprocessor clears it by reading the
HDLC Interrupt Status Register. This interrupt source is enabled with B2=0 of Master
Control Register.
New Data Available (Open Drain Output): an active low output signal indicating
availability of new data from the S-Bus. This signal is selected with B2=1 of Master
Control Register. This pin must be tied to V
Ground.
Bidirectional Address/Data Bus: electrically and logically compatible to either Intel or
Motorola micro-bus specifications. If DS/RD is low on the rising edge of AS/ALE then
the chip operates to Motorola specs. If DS/RD is high on the rising edge of AS/ALE Intel
mode is selected. Taking Rsti low sets Motorola mode.
Reset Input: Schmitt trigger reset input. If ’0’, sets all control registers to the default
conditions, resets activation state machines to the deactivated state, resets HDLC,
clears the HDLC FIFO‘s. Sets the microport to Motorola bus mode.
timebase. A group of NTs, in fixed timing mode, can be wire or’ed together to create a
Star configuration. Active low reset output in TE mode indicating 128 consecutive
marks have been received. Can be connected directly to Rsti to allow NT to reset all
TEs on the bus. This pin must be tied to V
Receive Line Signal Input: this is a high impedance input for the pseudoternary line
signal to be connected to the line through a 2:1 ratio transformer. See Figures 20 and
21. A DC bias level on this input equal to V
Transmit Line Signal Output: this is a current source output designed to drive a
nominal 50 ohm line through a 2:1 ratio transformer. See Figures 20 and 21.
Bias Voltage: analog ground for Tx and Rx transformers. This pin must be decoupled
to V
Power Supply Input.
No Connection.
DD
through a 10µF capacitor with good high frequency characteristics.
Description
DD
DD
Bias
with a 10 kΩ
with a 10kΩ
must be maintained.
resistor.
resistor.
3

Related parts for MT8931C