MT91L62 MITEL, MT91L62 Datasheet - Page 3

no-image

MT91L62

Manufacturer Part Number
MT91L62
Description
3 Volt Single Rail Codec
Manufacturer
MITEL
Datasheet
Overview
The 3V Single-Rail Codec features complete Analog/
Digital and Digital/Analog conversion of audio
signals (Filter/Codec) and an analog interface to a
standard analog transmitter and receiver (analog
Interface). The receiver amplifier is capable of
driving a 20k ohm load.
Functional Description
Filter/Codec
The Filter/Codec block implements conversion of the
analog 0-3.3 kHz speech signals to/from the digital
domain compatible with 64 kb/s PCM B-Channels.
Selection of companding curves and digital code
assignment are programmable. These are ITU-T
G.711 A-law or -Law, with true-sign/Alternate Digit
Inversion.
The Filter/Codec block also implements a transmit
audio path gain in the analog domain.
depicts the nominal half-channel for the MT91L62.
The internal architecture is fully differential to provide
the best possible noise rejection as well as to allow a
wide dynamic range from a single 3 volt supply
design.
continued into the Analog Interface section to
provide full chip realization of these capabilities for
the external functions.
A reference voltage (V
requirements of the Codec section, and a bias
voltage (V
sections, are both generated on-chip. V
brought to an external pin so that it may be used for
biasing external gain setting amplifiers. A 0.1 F
capacitor must be connected from V
ground at all times. Likewise, although V
be used internally, a 0.1 F capacitor from the V
pin to ground is required at all times. The analog
ground reference point for these two capacitors must
be physically the same point. To facilitate this the
V
The transmit filter is designed to meet ITU-T G.714
specifications. An anti-aliasing filter is included. This
is a second order lowpass implementation with a
corner frequency at 25 kHz.
The receive filter is designed to meet ITU-T G.714
specifications.
compensate for the sinx/x attenuation caused by the
8 kHz sampling rate.
Advance Information
Ref
and V
This
Bias
Bias
), for biasing the internal analog
pins are situated on adjacent pins.
fully
Filter
differential
response
Ref
), for the conversion
is
architecture
Bias
Ref
peaked
Bias
to analog
Figure 3
may only
is also
Ref
to
is
Companding law selection for the Filter/Codec is
provided by the A/ companding control pin. Table
1 illustrates these choices.
Analog Interfaces
Standard interfaces are provided by the MT91L62.
These are:
• The analog inputs (transmitter), pins AIN+/AIN-.
• The analog outputs (receiver), pins AOUT+/
PCM Serial Interface
A serial link is required to transport data between the
MT91L62 and an external digital transmission
device. The MT91L62 utilizes the strobed data
interface found on many standard Codec devices.
This interface is commonly referred to as Simple
Serial Interface (SSI).
The bit clock rate is selected by setting the CSL2-0
control pins as shown in Figure 2.
Quiet Code
The PCM serial port can be made to send quiet code
to the decoder and receive filter path by setting the
RxMute pin high. Likewise, the PCM serial port will
send quiet code in the transmit path when the
The maximum peak to peak input is 2.123Vpp
across these pins.
AOUT-. This
differential output driver is capable of driving a
load of 20k ohms.
law across AIN+/AIN-
+ Full Scale
(quiet code)
- Full Scale
Code
+ Zero
-Zero
Table 1: Law Selection
internally
1000 0000
1111 1111
0111 1111
0000 0000
-Law
ITU-T (G.711)
compensated
and 2.2Vpp A-law
MT91L62
1010 1010
1101 0101
0101 0101
0010 1010
A-Law
fully
7-175

Related parts for MT91L62