ISL6296 Intersil Corporation, ISL6296 Datasheet - Page 14

no-image

ISL6296

Manufacturer Part Number
ISL6296
Description
FlexiHash
Manufacturer
Intersil Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL6296ADRTZ-T
Manufacturer:
INTERSIL
Quantity:
1 000
Part Number:
ISL6296ADRTZ-TR5302
Manufacturer:
RENESAS
Quantity:
32 462
Part Number:
ISL6296ADRTZ-TR5302
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
ISL6296DRZ-T
Manufacturer:
INTERSIL
Quantity:
6 122
Analog Biasing Components and Clock
Generation
The analog section in the ISL6296 mainly includes the Time
Base Generator and the internal regulator for powering the
circuits in the ISL6296.
TIME BASE GENERATOR
A time base generator is included on-chip to provide timing
reference for serial data encoding and decoding at the XSD
bus interface. This eliminates the need for an external
crystal. The time base oscillator is trimmed during
manufacturing to a nominal frequency of 532.5kHz. It has a
frequency tolerance better than 5% over operating supply
voltage and temperature range.
INTERNAL VOLTAGE REGULATOR
The ISL6296 incorporates an internal voltage regulator that
maintains a nominal operating voltage of 2.5V within the
device. The regulator draws power directly from the VDD
input. No external component is required to regulate circuit
voltage. The regulator is shut off during Sleep mode.
Memory/Operational Register Description
The ISL6296 memory and register structure is organized into
4 banks of 256 addressable locations. However, not all of the
NOTE: Information stored in address 0-0E (INF1) and 0-0F (INF2) is for use by the host firmware only. Actual content depends on the host firmware
customization preference.
ADDRESS
0-0C
0-0D
0-00
0-01
0-02
0-03
0-04
0-05
0-06
0-07
0-08
0-09
0-0A
0-0B
0-0E
0-0F
NAME
DTRM
DCFG
SE1C
SE1D
SE2C
SE2D
SE3C
SE3D
SE1A
SE1B
SE2A
SE2B
SE3A
SE3B
INF1
INF2
14
Default Configuration
Default Trimming
General Purpose
General Purpose
Auth Secret #1A
Auth Secret #1B
Auth Secret #1C
Auth Secret #1D
Auth Secret #2A
Auth Secret #2B
Auth Secret #2C
Auth Secret #2D
Auth Secret #3A
Auth Secret #3B
Auth Secret #3C
Auth Secret #3D
DESCRIPTION
TABLE 8. OTP ROM MEMORY MAP (BANK 0)
General purpose non-volatile memory for storage of model ID, date code, and other
BIT 7
HSF
DAB[1:0]
ISL6296
BIT 6
addressable registers are used nor implemented. Accessing
an unimplemented register will result in the access
instruction being ignored. A bus error indication may or may
not be flagged.
Bank 0 is dedicated for the OTP ROM. There are 16 memory
locations implemented in the array. Writing to the OTP ROM
has no immediate effect on the chip operation until a
Power-on Reset occurred, or a soft reset is issued. Table 8
describes the OTP ROM memory assignment. The default
factory setting for address [0:00] is given in Table 11.
Bank 1 contains the Control and Status registers. Only 2
registers are implemented. Table 9 shows the register map
of the Bank 1 registers. Detailed description of register
settings is given in Table 14 and 15.
Bank 2 contains the Authentication registers. Only 3
registers are implemented. These registers are used during
the battery pack authentication process. Table 10 describes
the mapping of the Authentication registers.
Bank 3 is reserved for Intersil production testing only, and
will not be accessible during normal operation. Accessing
the Test and Trim Registers when not in test mode will result
in a bus error.
TIBB[2:0]
BIT 5
SPD[1:0]
BIT 4
cell information
S1C[7:0]
S1D[7:0]
S2C[7:0]
S2D[7:0]
S3C[7:0]
S3D[7:0]
S1A[7:0]
S1B[7:0]
S2A[7:0]
S2B[7:0]
S3A[7:0]
S3B[7:0]
BIT3
eINT
BIT 2
ASLP
TOSC[3:0]
BIT 1
SLO[1:0]
January 17, 2007
BIT 0
FN9201.1

Related parts for ISL6296