CY25814 Cypress Semiconductor, CY25814 Datasheet - Page 3

no-image

CY25814

Manufacturer Part Number
CY25814
Description
Spread Spectrum Clock Generator
Manufacturer
Cypress Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY25814SC
Manufacturer:
UJU
Quantity:
3 922
Part Number:
CY25814SC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY25814SCT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY25814SI
Manufacturer:
CYPRESS
Quantity:
7 284
Part Number:
CY25814SI
Manufacturer:
CY
Quantity:
7 114
Part Number:
CY25814SXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Part Number:
CY25814SXCT
Manufacturer:
CYPRESS
Quantity:
2 000
Part Number:
CY25814SXI
Manufacturer:
LT
Quantity:
142
Company:
Part Number:
CY25814SXI
Quantity:
280
Part Number:
CY25814SZCT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
CY25814SZCT
Quantity:
2 100
Spread Percentage Selection
The CY25811/12/14 SSCG products provide Center-Spread, Down-Spread, and No-Spread functions. The amount of Spread
percentage is selected using 3-Level. S0 and S1 digital inputs and Spread percent values are given in
Table 3. Spread Percent Selection
3-Level Digital Inputs
S0, S1, and FRSEL digital inputs are designed to sense 3
different logic levels designated as High “1”, Low “0”, and Middle
“M”. With this 3-Level digital input logic, the 3-Level Logic detects
nine different logic states.
S0, S1, and FRSEL pins include an on chip 20K (10K and 10K)
resistor divider. No external application resistors are needed to
implement the 3-Level logic levels as shown here:
Logic Level “0”: 3–Level logic pin connected to GND.
Logic Level “M”: 3–Level logic pin left floating (no connection).
Logic Level “1”: 3–Level logic pin connected to V
Figure 2
Figure 2. 3–Level Logic
Document Number: 38-07112 Rev. *G
(MHz)
10-12
12-14
14-16
16-20
20-24
24-28
28-32
FRSEL
S0, S1
to VSS
8-10
XIN
4-5
5-6
6-7
7-8
and
LOW (0)
LOGIC
illustrates how to implement 3–Level Logic.
FRSEL
VSS
M
M
M
M
0
0
0
0
1
1
1
1
UNCONNECTED
Center
S1 = 0
S0 = 0
MIDDLE (M)
FRSEL
S0, S1
±1.4
±1.3
±1.2
±1.1
±1.4
±1.3
±1.2
±1.1
±1.4
±1.3
±1.2
±1.1
(%)
and
LOGIC
S0 = M
Center
S1 = 0
± 1.2
± 1.1
± 0.9
± 0.9
± 0.9
± 0.9
± 0.9
± 0.9
±1.2
±1.1
±1.2
±1.1
(%)
HIGH (H)
FRSEL
to VDD
S0, S1
LOGIC
Center
S1 = 0
S0 = 1
DD
and
± 0.6
± 0.5
± 0.5
± 0.4
± 0.6
± 0.5
± 0.5
± 0.4
± 0.6
± 0.5
± 0.5
± 0.4
(%)
.
S1 = M
Center
S0 = 0
± 0.5
± 0.4
± 0.4
± 0.3
± 0.5
± 0.4
± 0.4
± 0.3
± 0.5
± 0.4
± 0.4
± 0.3
(%)
Modulation Rate
SSCGs use frequency modulation (FM) to distribute energy over
a specific band of frequencies. The maximum frequency of the
clock (fmax), and minimum frequency of the clock (fmin)
determine this band of frequencies. The time required to
transition from fmin to fmax and back to fmin is the period of the
Modulation Rate. The Modulation Rate of SSCG clocks are
generally referred to in terms of frequency, or:
fmod = 1/Tmod.
The input clock frequency, fin, and the internal divider determine
the Modulation Rate.
In CY25811/2/4 devices, the (Spread Spectrum) modulation
Rate, fmod, is given by the following formula:
fmod = fin/DR
Here fmod is the Modulation Rate, fin is the Input Frequency, and
DR is the Divider Ratio as given in
Frequency Range is set by FRSEL.
Table 4. Modulation Rate Divider Ratios
FRSEL
M
S1 = 1
S0 = 1
0
1
Down
–3.0
–2.7
–2.5
–2.3
–3.0
–2.7
–2.5
–2.3
–3.0
–2.7
–2.5
–2.3
(%)
Input Frequency Range
S1 = 1
S0 = 0
Down
–2.2
–1.9
–1.8
–1.7
–2.2
–1.9
–1.8
–1.7
–2.2
–1.9
–1.8
–1.7
(%)
16 to 32
8 to 16
(MHz)
4 to 8
S1 = M
S0 = 1
Down
–1.9
–1.7
–1.5
–1.4
–1.9
–1.7
–1.5
–1.4
–1.9
–1.7
–1.5
–1.4
(%)
Table
www.DataSheet4U.com
S0 = M
S1 = 1
Down
Table
CY25811/12/14
–0.7
–0.6
–0.6
–0.5
–0.7
–0.6
–0.6
–0.5
–0.7
–0.6
–0.6
–0.5
(%)
3.
4. Note that Input
Divider Ratio
No Spread
S1 = M
S0 = M
Page 3 of 13
(DR)
128
256
512
0
0
0
0
0
0
0
0
0
0
0
0
[+] Feedback

Related parts for CY25814