cy28src02 Cypress Semiconductor Corporation., cy28src02 Datasheet - Page 2

no-image

cy28src02

Manufacturer Part Number
cy28src02
Description
Pci-express Clock Generator
Manufacturer
Cypress Semiconductor Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
cy28src02ZXC
Manufacturer:
CY
Quantity:
44
Document #: 001-00042 Rev. *A
Pin Description
Serial Data Interface
To enhance the flexibility and function of the clock synthesizer,
a two-signal serial interface is provided. Through the Serial
Data Interface, various device functions, such as individual
clock output buffers, can be individually enabled or disabled.
The registers associated with the Serial Data Interface
initialize to their default setting upon power-up, and therefore
use of this interface is optional. Clock device register changes
are normally made upon system initialization, if any are
required. The interface cannot be used during system
operation for power management functions.
Table 1. Command Code Definition
Table 2. Block Read and Block Write Protocol
3, 4, 5, 6
Pin No.
2, 8, 20
18:11
27:20
1, 7, 9
(6:5)
(4:0)
8:2
Bit
Bit
10
19
28
1
9
7
10
18
19
15
16
12
14
13
17
11
Start
Slave address – 7 bits
Write
Acknowledge from slave
Command Code – 8 bits
Acknowledge from slave
Byte Count – 8 bits
Acknowledge from slave
0 = Block read or block write operation, 1 = Byte read or byte write operation
Chip select address, set to ‘00’ to access device
Byte offset for byte read or byte write operation. For block read or block write operations, these bits should be '00000'
SRC[T/C][2:1]
VDD_SRC
VSS_SRC
VDD_REF
VSS_REF
Block Write Protocol
SDATA
XOUT
VDDA
SCLK
VSSA
Name
IREF
XIN
NC
Description
I/O, PU SMBus compatible SDATA.This pin has an internal pull-up, but is tri-stated in
O, DIF Differential Selectable Serial reference clocks.
PWR 3.3V power supply for SRC outputs
PWR 3.3V power supply for PLL
PWR Power for Xtal
GND
GND
GND
Type
I,PU
NC
O
I
I
A precision resistor (475Ω) attached to this pin is connected to the internal current
reference.
SMBus compatible SCLOCK.This pin has an internal pull-up, but is tri-stated in
power-down.
power-down.
Intel Type-X buffer.
14.318-MHz Crystal Input
14.318-MHz Crystal Output
Ground for SRC outputs
Analog Ground
Ground for Xtal
No Connect
PRELIMINARY
Description
Data Protocol
The clock driver serial protocol accepts byte write, byte read,
block write, and block read operations from the controller. For
block write/read operation, the bytes must be accessed in
sequential order from lowest to highest byte (most significant
bit first) with the ability to stop after any complete byte has
been transferred. For byte write and byte read operations, the
system controller can access individually indexed bytes. The
offset of the indexed byte is encoded in the command code,
as described in Table 1.
The block write and block read protocol is outlined in Table 2
while Table 3 outlines the corresponding byte write and byte
read protocol. The slave receiver address is 11010010 (D2h).
27:21
18:11
Bit
8:2
10
19
20
1
9
Start
Slave address – 7 bits
Write
Acknowledge from slave
Command Code – 8 bits
Acknowledge from slave
Repeat start
Slave address – 7 bits
Description
Block Read Protocol
Description
CY28SRC02
Page 2 of 10
[+] Feedback

Related parts for cy28src02