ds1720 Maxim Integrated Products, Inc., ds1720 Datasheet - Page 7

no-image

ds1720

Manufacturer Part Number
ds1720
Description
Ds1720 Econ-digital Thermometer And Thermostat
Manufacturer
Maxim Integrated Products, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS1720
Manufacturer:
N/A
Quantity:
20 000
Part Number:
ds1720S
Manufacturer:
MAXIM/美信
Quantity:
20 000
Part Number:
ds1720S+
Manufacturer:
Maxim
Quantity:
66
Part Number:
ds1720S+TR
Manufacturer:
MAXIM/美信
Quantity:
20 000
For typical thermostat operation, the DS1720 will operate in continuous mode. However, for applications
where only one reading is needed at certain times, and to conserve power, the one–shot mode may be
used. Note that the thermostat outputs (T
last valid temperature conversion cycle when operating in one–shot mode.
OPERATION IN STAND–ALONE MODE
In applications where the DS1720 is used as a simple thermostat, no CPU is required. Since the
temperature limits are nonvolatile, the DS1720 can be programmed prior to insertion in the system. In
order to facilitate operation without a CPU, the CLK/
conversions. Note that the CPU bit must be set to 0 in the configuration register to use this mode of
operation. Whether CPU=0 or 1, the 3–wire port is active. Setting CPU=1 disables the stand–alone mode.
To use the CLK/
CLK/
performed and then the DS1720 will return to an idle state. If CLK/
continuous con-versions will take place until CLK/
0, the CLK/
one–shot mode, driving CLK/
3–WIRE COMMUNICATIONS
The 3–wire bus is comprised of three signals. These are the
and the DQ (data) signal. All data transfers are initiated by driving the
input low terminates communication. (See Figures 4 and 5). A clock cycle is a sequence of a falling edge
followed by a rising edge. For data inputs, the data must be valid during the rising edge of a clock cycle.
Data bits are output on the falling edge of the clock, and remain valid through the rising edge.
When reading data from the DS1720, the DQ pin goes to a high impedance state while the clock is high.
Taking
state.
Data over the 3–wire interface is communicated LSB first. The command set for the 3–wire interface as
shown in Table 3 is as follows; only these protocols should be written to the DS1720, as writing other
protocols to the device may result in permanent damage to the part.
Read Temperature [AAh]
This command reads the contents of the register which contains the last temperature conversion result.
The next nine clock cycles will output the contents of this register.
Write T
This command writes to the T
nine clock cycles clock in the 9–bit temperature limit which will set the threshold for operation of the
T
Write T
This command writes to the T
nine clock cycles clock in the 9–bit temperature limit which will set the threshold for operation of the
T
HIGH
LOW
output.
CONV
output.
RST
H
L
[02h]
[01h]
CONV
is driven low and then brought high in less than 10 ms, one temperature conversion will be
low will terminate any communication and cause the DQ pin to go to a high impedance
CONV
will override the 1–shot bit if it is equal to 1. This means that even if the part is set for
pin to initiate conversions,
L
CONV
H
(LOW TEMPERATURE) register. After issuing this command, the next
(HIGH TEMPERATURE) register. After issuing this command, the next
low will initiate conversions.
HIGH
, T
LOW
7 of 14
CONV
, T
RST
COM
must be low and CLK/
is brought high again. With the CPU bit set to
) will remain in the state they were in after the
CONV
RST
(reset) signal, the CLK (clock) signal,
pin (pin 2) can be used to initiate
CONV
RST
is driven low and remains low,
input high. Driving the
CONV
must be high. If
DS1720
RST

Related parts for ds1720