isl12032 Intersil Corporation, isl12032 Datasheet - Page 19

no-image

isl12032

Manufacturer Part Number
isl12032
Description
Low Power Rtc With Battery Backed Sram And 50/60 Cycle Ac Input And Xtal Back-up
Manufacturer
Intersil Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
isl12032IVZ-T
Manufacturer:
Intersil
Quantity:
11 856
ACFP = 11b (10 total AC cycles)
So the resulting crystal cycle count must be within:
±(10 AC cycles x 2 crystal cycles/AC cycle) or
± 20 total crystal cycles (error budget) as shown in Table 23.
Fine Trim Compensation Register (FTR)
This register (Table 24) provides control of the crystal
oscillator clock compensation and the AC clock input
minimum level detect.
AC MINIMUM (ACMIN)
This bit determines the minimum peak-to-peak voltage level
for the AC clock input as a percentage of the existing V
supply. ACMIN = 0 sets the minimum level to 5% x V
ACMIN = 1 sets the minimum level to 10% x V
DIGITAL TRIM REGISTER (XDTR<3:0>)
The digital trim register bits control the amount of trim used
to adjust for the crystal clock error. This trim is accomplished
by adding or subtracting the 32kHz clock in the clock counter
chain to adjust the RTC clock. Calibration can be done by
monitoring the F
frequency output set to 1.0Hz, with no AC input.
ADDR
TABLE 23. AC/CRYSTAL FREQUENCY FAILURE CRITERION
ACFC1
14h
0
0
1
1
TABLE 24. FINE TRM COMPENSATION REGISTER
X
7
ACFC0
0
1
0
1
X
6
OUT
1 crystal cycle per AC cycle
2 crystal cycle per AC cycle
1 crystal cycle in all AC
cycles
2 crystal cycles in all AC
cycles
pin with a frequency counter with the
X
5
CRITERION
ACMIN XDTR3 XDTR2 XDTR1 XDTR0
19
4
3
2
CYCLE ERROR
TOTAL XTAL
DD
BUDGET
ACFP x 1
ACFP x 2
.
1
2
1
DD
DD
.
ISL12032
0
DST Control Registers (DSTCR)
8 bytes of control registers have been assigned for the
Daylight Savings Time (DST) functions. DST beginning (set
Forward) time is controlled by the registers DstMoFd,
DstDwFd, DstDtFd, and DstHrFd. DST ending time (set
Backward or Reverse) is controlled by DstMoRv, DstDwRv,
DstDtRv and DstHrRv.
Tables 26 and 27 describe the structure and functions of the
DSTCR.
DST FORWARD REGISTERS (15H TO 18H)
DSTE is the DST Enabling Bit located in bit 7 of register 15h
(DstMoFdxx). Set DSTE = 1 will enable the DSTE function.
Upon powering up for the first time (including battery), the
DSTE bit defaults to “0”.
DST forward is controlled by the following DST Registers:
DstMoFd sets the Month that DST starts. The default value
for the DST begin month is April (04h)
DstDwFd sets the Day of the Week that DST starts.
DstDwFdE sets the priority of the Day of the Week over the
Date. For DstDwFdE=1, Day of the week is the priority. Note
that Day of the week counts from 0 to 6, like the RTC
registers. The default for the DST Forward Day of the Week
is Sunday (00h).
DstDtfd controls which Date DST begins. The default value
for DST forward date is on the first date of the month (01h).
DstDtFd is only effective if DstDwFdE = 0.
XDTR3
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
TABLE 25. XDTR FREQUENCY COMPENSATION
XDTR2
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
XDTR1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
XDTR0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
.
COMPENSATION
FREQUENCY
December 14, 2007
(ppm)
-10
-20
-30
-40
-50
-60
10
20
30
40
50
60
0
0
0
0
FN6618.0

Related parts for isl12032