adsp-2191m Analog Devices, Inc., adsp-2191m Datasheet - Page 20

no-image

adsp-2191m

Manufacturer Part Number
adsp-2191m
Description
Dsp Microcomputer
Manufacturer
Analog Devices, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-2191M
Manufacturer:
ST
0
Part Number:
adsp-2191mBCA-140
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
adsp-2191mBCAZ-140
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
adsp-2191mBST-140
Manufacturer:
AD
Quantity:
1 831
Part Number:
adsp-2191mBST-140
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
adsp-2191mBSTZ-140
Manufacturer:
MAXIM
Quantity:
101
Part Number:
adsp-2191mBSTZ-140
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
adsp-2191mKCA-160
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
adsp-2191mKCA-160
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
adsp-2191mKCAZ-160
Manufacturer:
ADI
Quantity:
166
Part Number:
adsp-2191mKSTZ-160
Manufacturer:
AD
Quantity:
1 000
Part Number:
adsp-2191mKSTZ-160
Manufacturer:
ADI/亚德诺
Quantity:
20 000
ADSP-2191M
TIMING SPECIFICATIONS
This section contains timing information for the DSP’s external
signals. Use the exact information given. Do not attempt to derive
parameters from the addition or subtraction of other information.
While addition or subtraction would yield meaningful results for
an individual device, the values given in this data sheet reflect
statistical variations and worst cases. Consequently, parameters
cannot be added meaningfully to derive longer times.
Switching characteristics specify how the processor changes its
signals. No control is possible over this timing; circuitry external
to the processor must be designed for compatibility with these
signal characteristics. Switching characteristics indicate what the
processor will do in a given circumstance. Switching character-
istics can also be used to ensure that any timing requirement of
a device connected to the processor (such as memory) is satisfied.
Table 9. Clock In and Clock Out Cycle Timing
1
2
3
CLKOUT jitter can be as great as 8 ns when CLKOUT frequency is less than 20 MHz. For frequencies greater than 20 MHz, jitter is less than 1 ns.
In clock multiplier mode and MSEL6–0 set for 1:1 (or CLKIN = CCLK), t
In bypass mode, t
Parameter
Switching Characteristics
t
t
Timing Requirements
t
t
t
t
t
t
t
t
CKOD
CKO
CK
CKL
CKH
WRST
MSS
MSH
MSD
PFD
MSEL6–0
CLKOUT
BYPASS
RESET
CLKIN
DF
CK
= t
CLKOUT Delay from CLKIN
CLKOUT Period
CLKIN Period
CLKIN Low Pulse
CLKIN High Pulse
RESET Asserted Pulsewidth Low
MSELx/BYPASS Stable Before RESET Deasserted Setup
MSELx/BYPASS Stable After RESET Deasserted Hold
MSELx/BYPASS Stable After RESET Asserted
Flag Output Disable Time After RESET Asserted
CCLK
t
.
CKL
t
CK
t
CDD
2, 3
t
PFD
1
Figure 8. Clock In and Clock Out Cycle Timing
t
MSD
t
WRST
t
MSS
–20–
t
CK
CKOD
Timing requirements apply to signals that are controlled by
circuitry external to the processor, such as the data input for a
read operation.Timing requirements guarantee that the
processor operates correctly with other devices.
Clock In and Clock Out Cycle Timing
Table 9
binations of CLKIN and clock multipliers must not select
core/peripheral clocks in excess of 160/80 MHz for commercial
grade and 140/70 MHz for industrial grade, when the peripheral
clock rate is one-half the core clock rate. If the peripheral clock
rate is equal to the core clock rate, the maximum peripheral clock
rate is 80 MHz for both commercial and industrial grade parts.
The peripheral clock is supplied to the CLKOUT pins.
When changing from bypass mode to PLL mode, allow 512
HCLK cycles for the PLL to stabilize.
= t
t
MSH
CCLK
.
and
Figure 8
Min
0
12.5
10
4.5
4.5
200t
40
1000
describe clock and reset operations. Com-
CLKOUT
t
CKO
Max
5.8
200
200
10
REV. A
Unit
ns
ns
ns
ns
ns
ns
µs
ns
ns
ns

Related parts for adsp-2191m