w681360 Winbond Electronics Corp America, w681360 Datasheet - Page 14

no-image

w681360

Manufacturer Part Number
w681360
Description
3v Single-channel 13-bit Linear Voice-band Codec
Manufacturer
Winbond Electronics Corp America
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
w681360RG
Manufacturer:
OKI
Quantity:
8 400
Part Number:
w681360RG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w681360RG
Quantity:
98
Company:
Part Number:
w681360RG
Quantity:
52
Part Number:
w681360S
Manufacturer:
WINBOND
Quantity:
200
Part Number:
w681360SG
Manufacturer:
Nuvoton
Quantity:
9 100
Part Number:
w681360SG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w681360WG
Manufacturer:
Nuvoton
Quantity:
10 000
Part Number:
w681360WG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w681360YG
Manufacturer:
Nuvoton
Quantity:
12 000
The system can work at 256kHz, 512kHz, 1536kHz, 1544kHz, 2048kHz, 2560kHz, 4096kHz &
4800kHz master clock rates. The system clock is supplied through the master clock input MCLK and
can be derived from the bit-clock if desired. An internal pre-scaler is used to generate a fixed 256kHz
and 8kHz sample clock for the internal CODEC. The pre-scaler measures the master clock frequency
versus the Frame Sync frequency and sets the division ratio accordingly. If both Frame Syncs are
LOW for the entire frame sync period while the MCLK and BCLK pin clock signals are still present, the
W681360 will enter the low power standby mode. Another way to power down is to set the PUI pin to
LOW. When the system needs to be powered up again, the PUI pin needs to be set to HIGH and the
transmit Frame Sync pulse needs to be present. It will take two transmit Frame Sync cycles before the
pin PCMT becomes low impedance.
The on-chip power amplifier is typically used to drive an external loudspeaker. The inverting input to
the power amplifier is available at pin PAI. The non-inverting input is tied internally to V
inverting output PAO– is used to provide a feedback signal to the PAI pin to set the gain of the power
amplifier outputs (PAO+ and PAO-). These push–pull outputs are capable of driving a 300Ω load to
1.772 V
Connecting PAI to V
will be high impedance.
LONG FRAM E
SHORT O R
FST (FSR)
(BCLKR)
BCLKT
SYNC
7.5. O
PCMR
PCMT
PEAK
7.4.4. System Timing
N
don't care
.
-C
HIP
P
Transm it and Receive both use BCLKT. FST m ay occur at a different tim e than FSR.
DD
OWER
1
1
Bits 14, 15, and 16, clocked into PCMR, are used for attenuation control for the
will power down the power driver amplifiers and the PAO+ and PAO– outputs
FIGURE 7.7: RECEIVE GAIN ADJUST TIMING MODE
2
2
A
MPLIFIER
3
3
4
4
5
5
Receive Gain Adjust (BCLKR=1)
6
6
receive analog output.
7
7
- 14 -
8
8
9
9
10
10
Publication Release Date: September 2005
11
11
12
12
13
13
14
15
16
W681360
AG.
don't care
The
Revision A.2
don't care

Related parts for w681360