hmp8190 Intersil Corporation, hmp8190 Datasheet - Page 17

no-image

hmp8190

Manufacturer Part Number
hmp8190
Description
Ntsc/pal Video Encoder
Manufacturer
Intersil Corporation
Datasheet
NUMBER
NUMBER
NUMBER
NUMBER
BIT
BIT
BIT
BIT
1-0
7-0
7-0
1
0
7
6
5
4
3
2
WSS
Line 283
Write Status
Reserved
Software Reset
General
Power Down
Power Down
NTSC/PAL 1
Output DAC
Reserved
Power Down
Y Output DAC
Power Down
C Output DAC
Reserved
Line 21 Caption
LSB Data
Line 21 Caption
MSB Data
FUNCTION
FUNCTION
FUNCTION
FUNCTION
17
0 = WSS_283A and WSS_283B data registers contain unused data
1 = Data has been output, host processor may now write to the registers
Setting this bit to “1” initiates a software reset. It is automatically reset to a “0” after the reset
sequence is complete.
This bit powers down all DAC outputs and most of the digital circuitry.
0 = Normal operation
1 = Power down mode
This bit powers down only the NTSC/PAL 1 DAC output.
0 = Normal operation
1 = Power down mode
This bit powers down only the Y DAC output.
0 = Normal operation
1 = Power down mode
This bit powers down only the C DAC output.
0 = Normal operation
1 = Power down mode
This register is cascaded with the closed caption_21B data register and they are read out se-
rially as 16 bits during line 18, 21, or 22 if line 21 captioning is enabled. Bit D0 of the 21A data
register is shifted out first.
This register is cascaded with the closed caption_21A data register and they are read out se-
rially as 16 bits during line 18, 21, or 22 if line 21 captioning is enabled. Bit D0 of the 21A data
register is shifted out first.
TABLE 20. HOST CONTROL REGISTER 1 (Continued)
TABLE 22. CLOSED CAPTION_21A DATA REGISTER
TABLE 23. CLOSED CAPTION_21B DATA REGISTER
TABLE 21. HOST CONTROL REGISTER 2
HMP8190, HMP8191
SUB ADDRESS = 0E
SUB ADDRESS = 0F
SUB ADDRESS = 10
SUB ADDRESS = 11
DESCRIPTION
DESCRIPTION
DESCRIPTION
DESCRIPTION
H
H
H
H
RESET
RESET
RESET
RESET
STATE
STATE
STATE
STATE
00
80
80
1
0
0
0
0
0
0
0
B
B
B
B
B
B
B
B
B
H
H

Related parts for hmp8190