at42qt1060 ATMEL Corporation, at42qt1060 Datasheet - Page 12

no-image

at42qt1060

Manufacturer Part Number
at42qt1060
Description
Qtouch? 6-channel Sensor Ic
Manufacturer
ATMEL Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT42QT1060
Manufacturer:
DALLAS
Quantity:
39 836
Part Number:
at42qt1060-MMU
Manufacturer:
SILICON
Quantity:
827
Part Number:
at42qt1060-MMUQS397
Manufacturer:
Intersil
Quantity:
2 552
Part Number:
at42qt1060-MMUR
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
at42qt1060-MMV
Manufacturer:
Atmel
Quantity:
5 588
Part Number:
at42qt1060M-MU
Manufacturer:
MPS
Quantity:
1 000
4.3
4.4
12
START and STOP Conditions
Address Packet Format
AT42QT1060
Figure 4-3.
The host initiates and terminates a data transmission. The transmission is initiated when the
host issues a START condition on the bus, and is terminated when the host issues a STOP
condition. Between START and STOP conditions, the bus is considered busy. As shown below,
START and STOP conditions are signaled by changing the level of the SDA line when the SCL
line is high.
Figure 4-4.
All address packets are 9 bits long, consisting of 7 address bits, one READ/WRITE control bit
and an acknowledge bit. If the READ/WRITE bit is set, a read operation is performed, otherwise
a write operation is performed. When the device recognizes that it is being addressed, it will
acknowledge by pulling SDA low in the ninth SCL (ACK) cycle. An address packet consisting of
a slave address and a READ or a WRITE bit is called SLA+R or SLA+W, respectively.
The most significant bit of the address byte is transmitted first. The address sent by the host
must be consistent with that selected with the option jumpers.
Figure 4-5.
SDA
SCL
Data Transfer
START and STOP Conditions
Address Packet Format
START
SDA
SCL
SDA
SCL
START
Addr MSB
1
Data Stable
2
Data Change
STOP
Addr LSB
Data Stable
7
R/W
8
ACK
9
9505E–AT42–02/09

Related parts for at42qt1060