dsm2180f3 STMicroelectronics, dsm2180f3 Datasheet - Page 41

no-image

dsm2180f3

Manufacturer Part Number
dsm2180f3
Description
Dsm Digital Signal Processor System Memory For Analog Devices Adsp-218x Family 5v Supply
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
dsm2180f3-90K6
Manufacturer:
PHILIPS
Quantity:
2 003
Part Number:
dsm2180f3-90K6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
dsm2180f3-90K6
Manufacturer:
ST
0
Part Number:
dsm2180f3-90T6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
dsm2180f3-90T6
Manufacturer:
ST
0
Part Number:
dsm2180f3V-15K6
Manufacturer:
FREESCALE
Quantity:
101
Part Number:
dsm2180f3V-15K6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
dsm2180f3V-15T6
Manufacturer:
ON
Quantity:
5 000
Figure 24. Reset (RESET) Timing
Power On Reset, Warm Reset, Power-down
Power On Reset. Upon Power-up, the device re-
quires a Reset (
after V
vice loads internal configurations, clears some of
the registers and sets the Flash memory into Op-
erating mode. After the rising edge of Reset (
SET
additional period, t
cess is allowed.
Table 19. Status During Power-On Reset, Warm Reset and Power-down Mode
Warm Reset. Once the device is up and running,
the device can be reset with a pulse of a much
shorter duration, t
needed before the device is operational after
warm reset. Figure 24 shows the timing of the
Power-up and warm reset.
I/O Pin, Register and PLD Status at Reset. Ta-
ble 19 shows the I/O pin, register and PLD status
during Power On Reset, warm reset and Power-
down mode. PLD outputs are always valid during
warm reset, and they are valid in Power On Reset
once the internal device Configuration bits are
loaded. This loading of the device is completed
typically long before the V
ing level. Once the PLD is active, the state of the
outputs are determined by the PSDsoft Express
equations.
MCU I/O
PLD Output
PMMR0 and PMMR2
OMC Flip-flop status
All other registers
), the device remains in the Reset mode for an
Port Configuration
V
RESET
CC
CC
Register
is steady. During this time period, the de-
RESET
NLNH
OPR
, before the first memory ac-
) pulse of duration t
Power-On Reset
. The same t
V
t NLNH-PO
CC
CC
(min)
Input mode
Valid after internal PSD
configuration bits are
loaded
Cleared to 0
Cleared to 0 by internal
Power-On Reset
Cleared to 0
ramps up to operat-
Power-On Reset
Power-On Reset
OPR
period is
NLNH-PO
t OPR
RE-
Input mode
Valid
Unchanged
Depends on .re and .pr
equations
Cleared to 0
The Flash memory is reset to the Read Array
mode upon Power-up. Sector Select FS0-FS7
must all be Low, Write Strobe (
during Power On Reset for maximum security of
the data contents and to remove the possibility of
a byte being written on the first edge of Write
Strobe (
cle initiation is prevented automatically when V
is below V
Programming In-Circuit using JTAG ISP
In-System Programming (ISP) can be performed
through the JTAG signals on Port C. This serial in-
terface allows programming of the entire DSM de-
vice or subsections (i.e. only Flash memory but not
the PLDs) without and participation of the DSP. A
blank DSM device soldered to a circuit board can
be completely programmed in 10 to 20 seconds.
The basic JTAG signals; TMS, TCK, TDI, and
TDO form the IEEE-1149.1 interface. The DSM
device does not implement the IEEE-1149.1
Boundary Scan functions. The DSM uses the
JTAG interface for ISP only. However, the DSM
device can reside in a standard JTAG chain with
other JTAG devices as it will remain in BYPASS
mode while other devices perform Boundary
Scan.
Warm Reset
Warm Reset
WR
LKO
, CNTL0). Any Flash memory Write cy-
.
Warm Reset
t NLNH-A
t NLNH
Unchanged
Depends on inputs to PLD
(addresses are blocked in
PD mode)
Unchanged
Depends on .re and .pr
equations
Unchanged
Power-down Mode
Power-down Mode
WR
, CNTL0) High,
DSM2180F3
t OPR
AI02866b
41/63
CC

Related parts for dsm2180f3