hsp50307 Intersil Corporation, hsp50307 Datasheet

no-image

hsp50307

Manufacturer Part Number
hsp50307
Description
Burst Qpsk Modulator
Manufacturer
Intersil Corporation
Datasheet
December 1996
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
http://www.intersil.com or 407-727-9207
http://www.intersil.com or 407-727-9207
Features
• 256 KBPS Data Rate and 128 KBPS Baud Rate
• Burst QPSK Modulation
• Programmable Carrier Frequency from 8MHz to
• On-Board Synthesizer
• Programmable Output Level From 22 to 62dBmV in
• Programmable Charge Pump Current Control
• 62dBmV Differential Output Driver for 75 Cable
Applications
• Burst QPSK Modulator
• HSP50307EVAL1 Evaluation Board Is Available
Ordering Information
Block Diagram
MCLK MUST ALWAYS BE PRESENT FOR PROPER OPERATION
HSP50307SC
Indicates analog circuitry.
15MHz With a Frequency Step Size of 32kHz
trum Shaping
1dB Steps
PART NUMBER
TX_DATA
= 0.5 Root Raised Cosine (RRC) Filtering For Spec-
RESET
CDATA
TXCLK
CCLK
MCLK
C_EN
TX_EN
RANGE (
/100
TEMP.
0 to 70
INTERFACE
CONTROL
|
|
o
Q
Copyright
Copyright
I
C)
I/Q GENERATOR
RCLK
28 Ld SOIC
8RRC
8RRC
PACKAGE
©
©
DAC_REF
Intersil Corporation 1999
Intersil Corporation 1999
VCO_IN
9
9
SYNTHESIZER
D/A
D/A
VCO_SET PD_OUT
M28.3
PKG.
NO.
7-68
LPF
LPF
Description
The HSP50307 is a mixed signal burst QPSK Modulator for
upstream CATV Applications. The HSP50307 demultiplexes
and modulates a serial data stream onto an RF Carrier cen-
tered between 8 and 15MHz. The signal spectrum is shaped
with
tering limits spurs and harmonics to levels below -35dBc dur-
ing transmissions. The output power level is adjustable over a
40dB range in 1dB steps. The maximum differential output
level is +62dBmV into 75 . A transmitter inhibit function dis-
ables the RF output outside the burst interval. The differential
output amplifier int7-erfaces to the cable via a transformer.
The Block Diagram of the HSP50307 QPSK Modulator is
shown below. The HSP50307 consists of a digital control
interface, an I/Q generator, a synthesizer, and a quadrature
modulator.
The data clock is derived from the master clock. The
HSP50307 demultiplexes the input data bits into in-phase (I)
and quadrature (Q) data streams. The first bit and subsequent
alternating bits of the burst are in-phase data. The two data
streams are filtered, converted from digital to analog, and low
pass filtered to produce the baseband I and Q analog signals.
The baseband signals are up-converted to RF in the Quadra-
ture Modulation Section. The synthesizer provides the local
oscillator (LO) for the quadrature modulator. The frequency is
programmable via the control interface with a resolution of
32kHz. The output of the quadrature modulator is low pass fil-
tered to remove harmonic distortion.
= 0.5 root raised cosine (RRC) digital filters. On-chip fil-
HSP50307
QUAD
GEN
+
Burst QPSK Modulator
QUADRATURE
MODULATOR
LPF
VCM_REF
TX_EN
PGA
File Number
MOD_OUT+
MOD_OUT-
4219

Related parts for hsp50307

hsp50307 Summary of contents

Page 1

... Copyright Copyright Description The HSP50307 is a mixed signal burst QPSK Modulator for upstream CATV Applications. The HSP50307 demultiplexes and modulates a serial data stream onto an RF Carrier cen- tered between 8 and 15MHz. The signal spectrum is shaped with = 0.5 root raised cosine (RRC) digital fi ...

Page 2

... Negative supply for the cable interface. (P) AVDD I Positive supply for the cable interface (+9V analog). (P) MOD_OUT+ O Positive output drive pin for the cable interface. (A) MOD_OUT- O Negative output drive pin for the cable interface. (A) HSP50307 28 LEAD SOIC TOP VIEW MCLK 1 28 CCLK TXCLK 2 27 ...

Page 3

... I 3 wire interface clock. See Control Interface Section. (D) NOTE: (A) = analog, (D) = digital, (P) = power. Functional Description The HSP50307 is designed to transmit 256 KBPS data using QPSK modulation on a programmable carrier over 75 cable lines. The incoming 256 KBPS data is first demultiplexed into in-phase (I) and quadrature (Q) data streams ...

Page 4

... CCLK C_DATA D22 D21 C_EN FIGURE 3. CONTROL INTERFACE TIMING DIAGRAM HSP50307 Synthesizer The synthesizer generates the quadrature LO’s for modulating the baseband data to RF. The carrier frequency is phase locked to the reference clock (RCLK). The carrier frequency, F with a resolution of 32kHz. Equation 1 gives the relationship ...

Page 5

... Figure 4. Again, these specifications are met given a valid programmed mode. NOTE: The HSP50307 is sensitive to layout. Users must make sure the input signals do not couple back into the output signals. The performance of the HSP50307 is also sensitive to the decoupling capacitors between 1) QBBOUT and QBBIN and 2) IBBOUT and IBBIN ...

Page 6

... Output Gain Adjust Relative Accuracy Absolute Output Accuracy at Any Step QPSK Carrier Phase Noise at 10kHz Offset QPSK Carrier Phase Noise at 1kHz Offset QPSK Modulator Carrier Suppression QPSK I/Q Amplitude Imbalance QPSK I/Q Phase Imbalance QPSK Passband Amplitude Ripple HSP50307 MIN TYP 8 ...

Page 7

... C_EN Strobe Edge to CCLK TXCLK Period (256kHz) TXCLK High TXCLK Low TX_DATA Setup to TXCLK TX_DATA Hold from TXCLK HSP50307 Thermal Information Thermal Resistance (Typical, Note 1) SOIC Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Maximum Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . 150 Maximum Storage Temperature Range . . . . . . . . . .-65 Maximum Lead Temperature (Soldering 10s 300 ...

Page 8

... However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com HSP50307 PART IS ACTIVE AGAIN RCLK ...

Related keywords