zl50232 Zarlink Semiconductor, zl50232 Datasheet - Page 9

no-image

zl50232

Manufacturer Part Number
zl50232
Description
32 Channel Voice Echo Canceller
Manufacturer
Zarlink Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
zl50232/GDC
Manufacturer:
ZARLINK
Quantity:
22
Part Number:
zl50232GDG2
Manufacturer:
ZARLINK
Quantity:
22
Part Number:
zl50232QC
Manufacturer:
ZARLINK
Quantity:
49
Part Number:
zl50232QCC
Manufacturer:
ZARLINK
Quantity:
49
Part Number:
zl50232QCG1
Manufacturer:
MOT
Quantity:
450
Pin Description (continued)
PLLVss1
PLLVss2
PLLV
RESET R3
MCLK
Name
TRST
TMS
TDO
TCK
Fsel
Pin
Rin
C4i
TDI
F0i
DD
B7
B5
A4
G2
H2
K3
K4
M2
M1
N1
P1
N2
208-Ball LBGA
Pin #
61
62
63
90
92
97, 95
96
1
2
3
4
6
8
100 Pin
LQFP
Zarlink Semiconductor Inc.
Receive PCM Signal Input (Input). Port 1 TDM data input
streams. Rin pin receives serial TDM data streams at
2.048 Mbps with 32 channels per stream.
Frame Pulse (Input). This input accepts and automatically
identifies frame synchronization signals formatted according to
ST-BUS or GCI interface specifications.
Serial Clock (Input). 4.096 MHz serial clock for shifting data
in/out on the serial streams (Rin, Sin, Rout, Sout).
Master Clock (Input). Nominal 10 MHz or 20 MHz Master Clock
input. May be connected to an asynchronous (relative to frame
signal) clock source.
Frequency select (Input). This input selects the Master Clock
frequency operation. When Fsel pin is low, nominal 19.2 MHz
Master Clock input must be applied. When Fsel pin is high,
nominal 9.6 MHz Master Clock input must be applied.
PLL Ground. Must be connected to V
PLL Power Supply. Must be connected to V
Test Mode Select (3.3 V Input). JTAG signal that controls the
state transitions of the TAP controller. This pin is pulled high by
an internal pull-up when not driven.
Test Serial Data In (3.3 V Input). JTAG serial test instructions
and data are shifted in on this pin. This pin is pulled high by an
internal pull-up when not driven.
Test Serial Data Out (Output). JTAG serial data is output on this
pin on the falling edge of TCK. This pin is held in high impedance
state when JTAG scan is not enabled.
Test Clock (3.3 V Input). Provides the clock to the JTAG test
logic.
Test Reset (3.3 V Input). Asynchronously initializes the JTAG
TAP controller by putting it in the Test-Logic-Reset state. This pin
should be pulsed low on power-up or held low, to ensure that the
ZL50232 is in the normal functional mode. This pin is pulled by
an internal pull-down when not driven.
Device Reset (Schmitt Trigger Input). An active low resets the
device and puts the ZL50232 into a low-power stand-by mode.
When the RESET pin is returned to logic high and a clock is
applied to the MCLK pin, the device will automatically execute
initialization routines, which preset all the Main Control and
Status Registers to their default power-up values.
ZL50232
9
Description
SS
DD2
= 1.8 V
Data Sheet

Related parts for zl50232