k4s51163lf Samsung Semiconductor, Inc., k4s51163lf Datasheet - Page 7

no-image

k4s51163lf

Manufacturer Part Number
k4s51163lf
Description
8m X 16bit X 4 Banks Mobile Sdram
Manufacturer
Samsung Semiconductor, Inc.
Datasheet
K4S51163LF-Y(P)C/L/F
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
NOTES:
1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time
2. Minimum delay is required to complete write.
3. Minimum tRDL=2CLK and tDAL(= tRDL + tRP) is required to complete both of last data write command(tRDL) and precharge command(tRP).
4. All parts allow every cycle column address change.
5. In case of row precharge interrupt, auto precharge and read burst stop.
Row active to row active delay
RAS to CAS delay
Row precharge time
Row active time
Row cycle time
Last data in to row precharge
Last data in to Active delay
Last data in to new col. address delay
Last data in to burst stop
Col. address to col. address delay
Number of valid output data
Number of valid output data
Number of valid output data
and then rounding off to the next higher integer.
Parameter
CAS latency=3
CAS latency=2
CAS latency=1
t
t
t
t
t
t
t
t
t
RAS
Symbol
RRD
RCD
t
t
CCD
RAS
RDL
DAL
CDL
BDL
RP
RC
(min)
(min)
(max)
(min)
(min)
(min)
(min)
(min)
(min)
(min)
(min)
-75
15
18
18
45
63
7
tRDL + tRP
Version
-1H
100
18
18
18
50
68
2
1
1
1
2
1
-1L
18
24
24
60
84
0
Mobile-SDRAM
Unit
CLK
CLK
CLK
CLK
ns
ns
ns
ns
us
ns
ea
-
September 2004
Note
1
1
1
1
1
2
3
2
2
4
5

Related parts for k4s51163lf