k6r1008c1a-c Samsung Semiconductor, Inc., k6r1008c1a-c Datasheet
k6r1008c1a-c
Related parts for k6r1008c1a-c
k6r1008c1a-c Summary of contents
Page 1
... K6R1008C1A-C, K6R1008C1A-I Document Title 128Kx8 High Speed Static RAM(5V Operating), Revolutionary Pin out. Operated at Commercial and Industrial Temperature Ranges. Revision History Rev. No. History Rev. 0.0 Initial release with Preliminary. Rev. 1.0 Release to final Data Sheet. 1.1. Delete Preliminary Rev. 2.0 Update D.C parameters. 2.1. Update D.C parameters I TEMS ...
Page 2
... K6R1008C1A-C, K6R1008C1A-I 128K x 8 Bit High-Speed CMOS Static RAM FEATURES • Fast Access Time 12, 15, 20ns(Max.) • Low Power Dissipation Standby (TTL) : 25mA(Max.) (CMOS) : 8mA(Max.) Operating K6R1008C1A-12 : 170mA(Max.) K6R1008C1A-15 : 165mA(Max.) K6R1008C1A-20 : 160mA(Max.) • Single 5.0V 10% Power Supply • TTL Compatible Inputs and Outputs • ...
Page 3
... K6R1008C1A-C, K6R1008C1A-I ABSOLUTE MAXIMUM RATINGS* Parameter Voltage on Any Pin Relative Voltage on V Supply Relative Power Dissipation Storage Temperature Operating Temperature Commercial Industrial * Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied ...
Page 4
... K6R1008C1A-C, K6R1008C1A-I AC CHARACTERISTICS ( TEST CONDITIONS* Parameter Input Pulse Levels Input Rise and Fall Times Input and Output timing Reference Levels Output Loads * The above test conditions are also applied at industrial temperature range. Output Loads(A) D OUT 255 READ CYCLE* ...
Page 5
... K6R1008C1A-C, K6R1008C1A-I WRITE CYCLE* Parameter Write Cycle Time Chip Select to End of Write Address Set-up Time Address Valid to End of Write Write Pulse Width(OE High) Write Pulse Width(OE Low) Write Recovery Time Write to Output High-Z Data to Write Time Overlap Data Hold from Write Time End Write to Output Low-Z * The above parameters are also guaranteed at industrial temperature range ...
Page 6
... K6R1008C1A-C, K6R1008C1A-I NOTES(READ CYCLE high for read cycle. 2. All read cycle timing is referenced from the last valid address to the first transition address and t are defined as the time at which the outputs achieve the open circuit condition and are not referenced to V ...
Page 7
... K6R1008C1A-C, K6R1008C1A-I TIMING WAVEFORM OF WRITE CYCLE(3) Address CS WE High-Z Data in High-Z Data out NOTES(WRITE CYCLE) 1. All write cycle timing is referenced from the last valid address to the first transition address write occurs during the overlap of a low CS and WE. A write begins at the latest transition CS going low and WE going low A write ends at the earliest transition CS going high or WE going high ...
Page 8
... K6R1008C1A-C, K6R1008C1A-I PACKAGE DIMENSIONS 32-SOJ-400 #32 11.18 0.12 0.440 0.005 #1 +0.10 0.43 -0.05 0. +0.004 0.017 0.0375 -0.002 32-TSOP2-400CF #32 #1 21.35 MAX 0.841 20.95 0.825 0.004 0.95 0. 0.10 0.037 0.016 0.004 #17 #16 21.36 MAX 0.841 20.95 0.12 0.825 0.005 ( 0.051 ( 0.051 +0.10 0.71 -0.05 1.27 +0.004 0.028 0.050 -0.002 #17 11.76 0.20 0.463 0.008 #16 0.10 1.00 0.10 1.20 0.039 0.004 0.047 1.27 0.05 MIN 0.050 0.002 - 8 - PRELIMINARY CMOS SRAM Units:millimeters/Inches 9 ...