k4x56163pe-lg Samsung Semiconductor, Inc., k4x56163pe-lg Datasheet - Page 34

no-image

k4x56163pe-lg

Manufacturer Part Number
k4x56163pe-lg
Description
16m X16 Mobile Ddr Sdram
Manufacturer
Samsung Semiconductor, Inc.
Datasheet
K4X56163PE-L(F)G
1. Input Setup/Hold Slew Rate Derating
2. Minimum 3CLK of tDAL(= tWR + tRP) is required because it need minimum 2CLK for tWR and minimum 1CLK for tRP.
3. tSAC(min) value is measured at the high Vdd(1.95V) and cold temperature(-25 C).
4. The specific requirement is that DQS be valid(High or Low) on or before this CK edge. The case shown(DQS going from
5. I/O Setup/Hold Slew Rate Derating
6. I/O Delta Rise/Fall Rate(1/slew-rate) Derating
This derating table is used to increase t
This derating table is used to increase t
This derating table is used to increase tDS/tDH in the case where the DQ and DQS slew rates differ. The Delta Rise/Fall Rate
is calculated as 1/SlewRate1-1/SlewRate2. For example, if slew rate 1 = 1.0V/ns and slew rate 2 =0.8V/ns, then the Delta Rise/Fall
Rate =-0.25ns/V.
tSAC(max) value is measured at the low Vdd(1.7V) and hot temperature(85 C).
tSAC is measured in the device with
High_Z to logic Low) applies when no writes were previously in progress on the bus. If a previous write was in progress,
DQS could be High at this time, depending on tDQSS.
Input Setup/Hold Slew Rate
I/O Setup/Hold Slew Rate
Delta Rise/Fall Rate
(V/ns)
(V/ns)
(ns/V)
1.0
0.8
0.6
1.0
0.8
0.6
0.25
0.5
0
half
DS
IS
/t
/t
IH
driver strength and under the AC output load condition (Fig.2 in next Page).
DH
in the case where the input slew rate is below 1.0V/ns.
in the case where the I/O slew rate is below 1.0V/ns.
34
+100
+100
+150
(ps)
+50
(ps)
+75
(ps)
+50
tDS
tDS
tIS
0
0
0
Mobile-DDR SDRAM
+100
+150
+100
(ps)
+50
(ps)
+50
(ps)
+75
tDH
tDH
tIH
0
0
0
March 2004

Related parts for k4x56163pe-lg