A43L8316AV AMICC [AMIC Technology], A43L8316AV Datasheet - Page 32

no-image

A43L8316AV

Manufacturer Part Number
A43L8316AV
Description
128K X 16 Bit X 2 Banks Synchronous DRAM
Manufacturer
AMICC [AMIC Technology]
Datasheet
CLOCK
(September, 2003, Version 1.0)
Read & Write Cycle with Auto Precharge II @Burst Length=4
ADDR
A8/AP
(CL=2)
(CL=3)
CKE
RAS
CAS
DQM
CS
DQ
DQ
WE
BA
0
Row Active
* Note :
(A-Bank)
Ra
Ra
1
- Any command can not be issued at A Bank during t
- if read(Write) command without auto precharge is issued at B-Bank before A Bank auto precharge starts, A Bank
When Read(Write) command with auto precharge is issued at A-Bank after A and B Bank activation.
auto precharge will start at B Bank read command input point.
2
3
Row Active
(B-Bank)
Rb
Rb
4
Read with
Auto Pre
(A-Bank)
Charge
Ca
5
Auto Precharge
Auto Precharge
(A-Bank)
6
Read without
Strart Point
(B-Bank)
Qa0
Cb
7
*Note 1
Qa0
Qa1
8
Qb0
Qa1
9
High
31
Qb0
Qb1
10
RP
after A Bank auto precharge starts.
Qb2
Qb1
11
Precharge
(B-Bank)
Qb3
Qb2
12
Qb3
13
14
Row Active
AMIC Technology, Corp.
(A-Bank)
Ra
Ra
15
16
A43L8316A
17
: Don't care
Auto Precharge
18
Write with
(A-Bank)
Da0
Da0
Ca
19
Da1
Da1

Related parts for A43L8316AV