SST29EE010-70-4C-EH SST [Silicon Storage Technology, Inc], SST29EE010-70-4C-EH Datasheet - Page 3

no-image

SST29EE010-70-4C-EH

Manufacturer Part Number
SST29EE010-70-4C-EH
Description
1 Mbit (128K x8) Page-Write EEPROM
Manufacturer
SST [Silicon Storage Technology, Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SST29EE010-70-4C-EH
Manufacturer:
SST
Quantity:
3 500
Part Number:
SST29EE010-70-4C-EH
Manufacturer:
SST
Quantity:
20 000
1 Mbit Page-Write EEPROM
SST29EE010 / SST29VE010
Write Operation Status Detection
The SST29EE/VE010 provide two software means to
detect the completion of a Write cycle, in order to optimize
the system Write cycle time. The software detection
includes two status bits: Data# Polling (DQ
(DQ
the rising WE# or CE# whichever occurs first, which ini-
tiates the internal Write cycle.
The actual completion of the nonvolatile write is asynchro-
nous with the system; therefore, either a Data# Polling or
Toggle Bit read may be simultaneous with the completion
of the Write cycle. If this occurs, the system may possibly
get an erroneous result, i.e., valid data may appear to con-
flict with either DQ
rejection, if an erroneous result occurs, the software routine
should include a loop to read the accessed location an
additional two (2) times. If both reads are valid, then the
device has completed the Write cycle, otherwise the rejec-
tion is valid.
Data# Polling (DQ
When the SST29EE/VE010 are in the internal Write cycle,
any attempt to read DQ
byte-load cycle will receive the complement of the true
data. Once the Write cycle is completed, DQ
true data. Note that even though DQ
immediately following the completion of an internal Write
operation, the remaining data outputs may still be invalid:
valid data on the entire data bus will appear in subsequent
successive Read cycles after an interval of 1 µs. See Fig-
ure 7 for Data# Polling timing diagram and Figure 16 for a
flowchart.
Toggle Bit (DQ
During the internal Write cycle, any consecutive attempts to
read DQ
between 0 and 1. When the Write cycle is completed, the
toggling will stop. The device is then ready for the next
operation. See Figure 8 for Toggle Bit timing diagram and
Figure 16 for a flowchart. The initial read of the Toggle Bit
will typically be a “1”.
Data Protection
The SST29EE/VE010 provide both hardware and software
features to protect nonvolatile data from inadvertent writes.
©2005 Silicon Storage Technology, Inc.
6
). The End-of-Write detection mode is enabled after
6
will produce alternating ‘0’s and ‘1’s, i.e. toggling
7
6
or DQ
)
7
7
of the last byte loaded during the
)
6
. In order to prevent spurious
7
may have valid data
7
) and Toggle Bit
7
will show
3
Hardware Data Protection
Noise/Glitch Protection: A WE# or CE# pulse of less than 5
ns will not initiate a Write cycle.
V
inhibited when V
Write Inhibit Mode: Forcing OE# low, CE# high, or WE#
high will inhibit the Write operation. This prevents inadvert-
ent writes during power-up or power-down.
Software Data Protection (SDP)
The SST29EE/VE010 provide the JEDEC approved
optional Software Data Protection scheme for all data alter-
ation operations, i.e., Write and Chip-Erase. With this
scheme, any Write operation requires the inclusion of a
series of three-byte load operations to precede the data
loading operation. The three-byte load sequence is used to
initiate the Write cycle, providing optimal protection from
inadvertent Write operations, e.g., during the system
power-up or power-down. The SST29EE/VE010 are
shipped with the Software Data Protection disabled.
The software protection scheme can be enabled by apply-
ing a three-byte sequence to the device, during a page-
load cycle (Figures 5 and 6). The device will then be auto-
matically set into the data protect mode. Any subsequent
Write operation will require the preceding three-byte
sequence. See Table 4 for the specific software command
codes and Figures 5 and 6 for the timing diagrams. To set
the device into the unprotected mode, a six-byte sequence
is required. See Table 4 for the specific codes and Figure 9
for the timing diagram. If a write is attempted while SDP is
enabled the device will be in a non-accessible state for
~300 µs. SST recommends Software Data Protection
always be enabled. See Figure 17 for flowcharts.
The SST29EE/VE010 Software Data Protection is a global
command, protecting all pages in the entire memory array
once enabled. Therefore using SDP for a single Page-
Write will enable SDP for the entire array. Single pages by
themselves cannot be SDP enabled.
Single power supply reprogrammable nonvolatile memo-
ries may be unintentionally altered. SST strongly recom-
mends that Software Data Protection (SDP) always be
enabled. The SST29EE/VE010 should be programmed
using the SDP command sequence.
DD
Power Up/Down Detection: The Write operation is
DD
is less than 2.5V.
S71061-11-000
Data Sheet
9/05

Related parts for SST29EE010-70-4C-EH