ch7013b ETC-unknow, ch7013b Datasheet - Page 28

no-image

ch7013b

Manufacturer Part Number
ch7013b
Description
Digital Pc To Tv Encoder
Manufacturer
ETC-unknow
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ch7013b-D
Manufacturer:
CHRONTEL
Quantity:
259
Part Number:
ch7013b-D
Manufacturer:
CHRONTEL
Quantity:
20 000
Part Number:
ch7013b-GF
Manufacturer:
NS
Quantity:
21
Input Data Format Register
This register sets the variables required to define the incoming pixel data stream.
RGBBP (bit 5): Setting this bit enables the RGB pass-through mode. Setting this bit to a 1 causes the input RGB
signal to be directly output at the DACs (subject to a pipeline delay). If RGBBP=0, the bypass mode is disabled.
DACG (bit 6): This bit controls the gain of the D/A converters. When DACG=0, the nominal DAC current is 71
P
which provides the correct levels for PAL and NTSC-J.
Clock Mode Register
The setting of the clock mode bits determines the clocking mechanism used in the CH7013B. The clock modes are
shown in the table below. PCM controls the frequency of the pixel clock, and XCM identifies the frequency of the
XCLK input clock.
Note: For what was formerly defined as the master mode, the user must now externally connect the P-OUT clock to the
XCLK input pin. Although it is possible to set the XCM [1:0] and PCM[1:0] values independent of the input data format,
there are only certain combinations of input data format, XCM and PCM, that will result in valid data being demultiplexed
at the input of the device. Refer to the “Input Data Format Register” for these combinations.
Note: Display modes 25 and 26 must use a 2X multiplexed input data format and a 2X XCLK. Display modes 27and
28 must use a 1X XCLK input data format
CHRONTEL
28
Table 21. Input Data Format
A, which provides the correct levels for NTSC and PAL-M. When DACG=1, the nominal DAC current is 76
0000
0001
0010
0011
0100
0101
0110
0111
1000
1001-1111
Bit:
Symbol:
Type:
Default:
Bit:
Symbol:
Type:
Default:
IDF[3:0]
7
CFRB
R/W
0
7
Reserved
Reserved
0
16-bit non-multiplexed RGB (16-bit color, 565) input
16-bit non-multiplexed YCrCb (24-bit color) input (Y non-multiplexed, CrCb multiplexed
16-bit multiplexed RGB (24-bit color) input
15-bit non-multiplexed RGB (15-bit color, 555) input
12-bit multiplexed RGB (24-bit color) input (“C” multiplex scheme)
12-bit multiplexed RGB2 (24-bit color) input (“I” multiplex scheme)
8-bit multiplexed RGB (24-bit color, 888) input
8-bit multiplexed RGB (16-bit color, 565) input
8-bit multiplexed RGB (15-bit color, 555) input
8-bit multiplexed YCrCb (24-bit color) input (Y, Cr and Cb are multiplexed)
6
M/S*
R/W
0
6
R/W
R/W
0
5
Reserved
5
RGBBP
R/W
0
R/W
0
4
1
MCP
R/W
4
Reserved
Reserved
0
Description
3
IDF3
R/W
0
3
XCM1
R/W
0
2
IDF2
R/W
0
2
XCM0
R/W
0
201-0000-069
Symbol: IDF
Address: 04h
Bits: 6
Symbol: CM
Address: 06h
Bits: 8
1
IDF1
R/W
0
1
PCM1
R/W
0
Rev. 1.2, 9/1/2004
CH7013B
0
IDF0
R/W
0
0
PCM0
R/W
0
P
A,

Related parts for ch7013b