74HC237 Philips, 74HC237 Datasheet - Page 2

no-image

74HC237

Manufacturer Part Number
74HC237
Description
3-to-8 line decoder/demultiplexer with address latches
Manufacturer
Philips
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
74HC237
Manufacturer:
ST
Quantity:
3
Part Number:
74HC237
Manufacturer:
ST
0
Part Number:
74HC237
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
74HC237D
Manufacturer:
PHILIPS
Quantity:
2 802
Part Number:
74HC237D
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
74HC237D,653
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
74HC237DB
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
74HC237M
Manufacturer:
ST
0
Part Number:
74HC237N
Manufacturer:
NS
Quantity:
225
Philips Semiconductors
FEATURES
GENERAL DESCRIPTION
The 74HC/HCT237 are high-speed Si-gate CMOS devices
and are pin compatible with low power Schottky TTL
(LSTTL). They are specified in compliance with JEDEC
standard no. 7A.
QUICK REFERENCE DATA
GND = 0 V; T
Notes
1. C
2. For HC the condition is V
ORDERING INFORMATION
See
December 1990
SYMBOL
t
C
C
PHL
Combines 3-to-8 decoder with 3-bit latch
Multiple input enable for easy expansion or independent
controls
Active HIGH mutually exclusive outputs
Output capability: standard
I
3-to-8 line decoder/demultiplexer with
address latches
I
PD
CC
f
f
C
V
For HCT the condition is V
i
o
“74HC/HCT/HCU/HCMOS Logic Package Information”
/ t
CC
PD
= input frequency in MHz
L
category: MSI
= output frequency in MHz
(C
= output load capacitance in pF
PLH
P
= supply voltage in V
is used to determine the dynamic power dissipation (P
L
D
= C
V
amb
CC
PD
PARAMETER
propagation delay
input capacitance
power dissipation capacitance per package
2
A
LE to Y
E
E
= 25 C; t
n
1
2
V
f
to Y
to Y
to Y
o
CC
) = sum of outputs
2
n
n
n
n
f
r
i
= t
I
I
f
= GND to V
= GND to V
= 6 ns
(C
L
V
CC
2
CC
CC
f
o
) where:
1.5 V
2
.
The 74HC/HCT237 are 3-to-8 line decoder/demultiplexers
with latches at the three address inputs (A
essentially combines the 3-to-8 decoder function with a
3-bit storage latch. When the latch is enabled (LE = LOW),
the “237” acts as a 3-to-8 active LOW decoder. When the
latch enable (LE) goes from LOW-to-HIGH, the last data
present at the inputs before this transition, is stored in the
latches. Further address changes are ignored as long as
LE remains HIGH.
The output enable input (E
the outputs independent of the address inputs or latch
operation. All outputs are HIGH unless E
is HIGH.
The “237” is ideally suited for implementing
non-overlapping decoders in 3-state systems and strobed
(stored address) applications in bus oriented systems.
D
CONDITIONS
C
notes 1 and 2
in W):
L
= 15 pF; V
CC
= 5 V
1
and E
HC
16
19
14
14
3.5
60
74HC/HCT237
TYPICAL
2
Product specification
) controls the state of
HCT
19
21
17
17
3.5
63
1
n
is LOW and E
). The “237”
UNIT
ns
ns
ns
ns
pF
pF
2

Related parts for 74HC237