DP83936AVF NSC [National Semiconductor], DP83936AVF Datasheet - Page 70
DP83936AVF
Manufacturer Part Number
DP83936AVF
Description
Full Duplex SONICTM-T Systems-Oriented Network Interface Controller with Twisted Pair Interface
Manufacturer
NSC [National Semiconductor]
Datasheet
1.DP83936AVF.pdf
(104 pages)
- Current page: 70 of 104
- Download datasheet (2Mb)
http
7 0 Bus Interface
7 3 7 2 Slave Cycle for BMODE
The system accesses the SONIC-T by driving SAS CS
SWR and RA
bus cycle but the SONIC-T will not actually start a slave
cycle until CS has been sampled low and SAS has been
sampled high CS should not be asserted low before the
falling edge of SAS as this will cause improper slave opera-
tion CS may be asserted low however before the rising
edge of SAS In this case it is suggested that SAS be driven
high within one bus clock after the falling edge of CS Be-
tween one and two bus clocks after the assertion of CS
once SAS has been driven high SMACK will be driven low
to signify that the SONIC-T has started the slave cycle Al-
though CS is an asynchronous input meeting its setup time
(as shown in Figures 7-21 and 7-22 ) will guarantee that
SMACK which is asserted off a falling edge will be assert-
ed 1 bus clock after the falling edge that CS was clocked in
on This is assuming that the SONIC-T is not a bus master
when CS is asserted If the SONIC-T is a bus master then
when CS is asserted the SONIC-T will complete its current
master bus cycle and get off the bus temporarily (see Sec-
tion 7 3 8) In this case SMACK will be asserted 5 bus
clocks after the falling edge that CS was clocked in on This
is assuming that there were no wait states in the current
master mode access Wait states will increase the time for
SMACK to go low by the number of wait states in the cycle
www national com
k
5 0
l
These signals will be sampled each
(Continued)
e
0
FIGURE 7-21 Register Read BMODE
70
If the slave access is a read cycle (Figure 7-21) then the
data will be driven off the same edge as SMACK If it is a
write cycle (Figure 7-22) then the data will be latched in
exactly 2 bus clocks after the assertion of SMACK In either
case RDYo is driven low 2 5 bus clocks after SMACK to
terminate the slave cycle For a read cycle the assertion of
RDYo indicates valid register data and for a write cycle the
assertion indicates that the SONIC-T has latched the data
The SONIC-T deasserts RDYi SMACK and the data if the
cycle is a read cycle at the falling edge of SAS or the rising
edge of CS depending on which is first
Note 1 The SONIC-T transfers data only on lines D
Note 2 For multiple register accesses CS can be held low and SAS can be
Note 3 If memory request (MREQ) follows a chip select CS it must be
Note 4 When CS is deasserted it must remain deasserted for at least one
Note 5 The way in which SMACK is asserted due to CS is not the same as
mode accesses
used to delimit the slave cycle (this is the only case where CS may
be asserted before SAS) In this case SMACK will be driven low
due to SAS going high since CS has already been asserted Notice
that this means SMACK will not stay asserted low during the entire
time CS is low (as is the case for MREQ Section 7 3 8)
asserted at least 2 bus clocks after CS is deasserted Both CS and
MREQ must not be asserted concurrently
bus clock
the way in which SMACK is asserted due to MREQ The assertion of
SMACK is dependent upon both CS and SAS being low not just CS
This is not the same as the case for MREQ (see Section 7 3 8) The
assertion of SMACK in these two cases should not be confused
e
0
k
15 0
l
TL F 12597 – 48
during slave
Related parts for DP83936AVF
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Thin SOT23 1A Load Step-Down DC-DC Regulator
Manufacturer:
NSC [National Semiconductor]
Datasheet:
Part Number:
Description:
TRI-STATE Dual Receiver
Manufacturer:
NSC [National Semiconductor]
Datasheet:
Part Number:
Description:
Hex MOS Drivers
Manufacturer:
NSC [National Semiconductor]
Datasheet:
Part Number:
Description:
Printer Solenoid Driver
Manufacturer:
NSC [National Semiconductor]
Datasheet:
Part Number:
Description:
Quad High Current Peripheral Driver
Manufacturer:
NSC [National Semiconductor]
Datasheet:
Part Number:
Description:
(RS-422/RS-423) Line Drivers with TRI-STATE Outputs
Manufacturer:
NSC [National Semiconductor]
Datasheet:
Part Number:
Description:
Multipoint RS485/RS422 Transceivers/Repeaters
Manufacturer:
NSC [National Semiconductor]
Datasheet:
Part Number:
Description:
Low Power EIA-RS-485 Transceiver with Sleep Mode
Manufacturer:
NSC [National Semiconductor]
Datasheet:
Part Number:
Description:
BTL Handshake Transceiver
Manufacturer:
NSC [National Semiconductor]
Datasheet:
Part Number:
Description:
Octal 80-Bit Static Shift Register
Manufacturer:
NSC [National Semiconductor]
Datasheet:
Part Number:
Description:
PUSH BUTTON PULSE DIALER CIRCUITS
Manufacturer:
NSC [National Semiconductor]
Datasheet:
Part Number:
Description:
Hex Schmitt Trigger with Extended Input Voltage
Manufacturer:
NSC [National Semiconductor]
Datasheet:
Part Number:
Description:
Microprocessor Real Time Clock
Manufacturer:
NSC [National Semiconductor]
Datasheet:
Part Number:
Description:
Dual Line Receivers
Manufacturer:
NSC [National Semiconductor]
Datasheet:
Part Number:
Description:
Dual TRI-STATE Differential Line Driver
Manufacturer:
NSC [National Semiconductor]
Datasheet: