M95010-R STMICROELECTRONICS [STMicroelectronics], M95010-R Datasheet - Page 11

no-image

M95010-R

Manufacturer Part Number
M95010-R
Description
4 Kbit, 2 Kbit and 1 Kbit Serial SPI bus EEPROM with high speed Clock
Manufacturer
STMICROELECTRONICS [STMicroelectronics]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95010-RDW6TP
Manufacturer:
ST
0
Part Number:
M95010-RMN6P
Manufacturer:
ST
0
Part Number:
M95010-RMN6TP
Manufacturer:
ST
0
Part Number:
M95010-RP
Manufacturer:
ST
0
M95040, M95020, M95010
3
Figure 3.
1. The Write Protect (W) and Hold (HOLD) signals should be driven, High or Low as appropriate.
2. These pull-up resistors, R, ensure that the M950x0 are not selected if the Bus Master leaves the S line in the high-
impedance state. As the Bus Master may enter a state where all inputs/outputs are in high impedance at the same time
(that is when the Bus Master is reset), the clock line (C) must be connected to an external pull-down resistor so that, when
all inputs/outputs become high impedance, S is pulled High while C is pulled Low (thus ensuring that S and C do not
become High at the same time, and so, that the t
SPI Interface with
(CPOL, CPHA) =
CS3
(0, 0) or (1, 1)
Bus Master
CS2 CS1
Connecting to the SPI bus
These devices are fully compatible with the SPI protocol.
All instructions, addresses and input data bytes are shifted in to the device, most significant
bit first. The Serial Data Input (D) is sampled on the first rising edge of the Serial Clock (C)
after Chip Select (S) goes Low.
All output data bytes are shifted out of the device, most significant bit first. The Serial Data
Output (Q) is latched on the first falling edge of the Serial Clock (C) after the instruction
(such as the Read from Memory Array and Read Status Register instructions) have been
clocked into the device.
Figure 3
selected at a time, so only one device drives the Serial Data Output (Q) line at a time, all the
others being high impedance.
Bus master and memory devices on the SPI bus
shows three devices, connected to an MCU, on a SPI bus. Only one device is
SDO
SDI
SCK
R
(2)
R
(2)
C Q D
S
SPI Memory
Device
W
SHCH
V
CC
HOLD
requirement is met).
R
V
(2)
SS
C Q D
S
SPI Memory
Device
W
V
CC
HOLD
R
V
(2)
SS
Connecting to the SPI bus
C Q D
S
SPI Memory
Device
W
V
CC
HOLD
AI12304
V
SS
V
V
CC
SS
11/42

Related parts for M95010-R