M48Z35-70MH1E STMICROELECTRONICS [STMicroelectronics], M48Z35-70MH1E Datasheet - Page 10

no-image

M48Z35-70MH1E

Manufacturer Part Number
M48Z35-70MH1E
Description
256Kbit (32Kbit x 8) ZEROPOWER SRAM
Manufacturer
STMICROELECTRONICS [STMicroelectronics]
Datasheet
2.2
Figure 6.
Figure 7.
10/23
A0-A14
E
W
DQ0-DQ7
A0-A14
E
W
DQ0-DQ7
Write mode
The M48Z35/Y is in the WRITE Mode whenever W and E are low. The start of a WRITE is
referenced from the latter occurring falling edge of W or E. A WRITE is terminated by the
earlier rising edge of W or E. The addresses must be held valid throughout the cycle. E or W
must return high for a minimum of t
prior to the initiation of another READ or WRITE cycle. Data-in must be valid t
the end of WRITE and remain valid for t
WRITE cycles to avoid bus contention; although, if the output bus has been activated by a
low on E and G, a low on W will disable the outputs t
Write enable controlled, write AC waveforms
Chip enable controlled, write AC waveforms
tAVEL
tAVEL
tAVWL
tAVWL
tWLQZ
tAVWH
EHAX
tAVEH
tWLWH
tAVAV
VALID
tAVAV
VALID
tELEH
WHDX
from Chip Enable or t
afterward. G should be kept high during
tDVEH
tDVWH
DATA INPUT
DATA INPUT
WLQZ
tWHDX
after W falls.
WHAX
tEHDX
tWHQX
from WRITE Enable
tEHAX
tWHAX
AI00926
AI00927
DVWH
prior to

Related parts for M48Z35-70MH1E