TSI-2 AGERE [Agere Systems], TSI-2 Datasheet - Page 57

no-image

TSI-2

Manufacturer Part Number
TSI-2
Description
2k x 2k Time-Slot Interchanger
Manufacturer
AGERE [Agere Systems]
Datasheet
Data Sheet, Revision 3
September 21, 2005
Table 7-8. Wide_Mode_Control (Read/Write)
For applications that require switching of time slots of greater than 8 bits, parallel devices must be used. These bits can be
used to facilitate such operation. Please contact your FAE if setting these bits to other than the default value of 0.
Agere Systems Inc.
Address
0x0114E
15:3 Unused.
2:0
Bit
Wide_Mode_Operation.
000 = Disable multifabric synchronization (i.e., normal mode) (default).
001 = Software algorithm mode, maximum allowable receive delay of approximately 7 µs.
010 = Software algorithm mode, maximum allowable receive delay of approximately 15 µs.
011 = Software algorithm mode, maximum allowable receive delay of approximately 31 µs.
100 = Disable multifabric synchronization (i.e., normal mode).
101 = Minimal latency mode, maximum allowable receive delay of approximately 7 µs.
110 = Minimal latency mode, maximum allowable receive delay of approximately 15 µs.
111 = Minimal latency mode, maximum allowable receive delay of approximately 31 µs.
Note: For the last three modes, the minimum, average, and maximum delay in low-latency
(LL) mode will be up to 7 µs, 15 µs, and 31 µs larger than regular LL mode. For the
software modes, the minimum delay in LL mode will be up to 7 µs, 15 µs, and 31 µs
larger, and the maximum delay will be up to 132 µs, 140 µs, and 156 µs larger than
regular mode.
Name/Description
2k x 2k Time-Slot Interchanger
Default
000
TSI-2
57

Related parts for TSI-2