AT91SAM7S128-AI ATMEL [ATMEL Corporation], AT91SAM7S128-AI Datasheet - Page 11
AT91SAM7S128-AI
Manufacturer Part Number
AT91SAM7S128-AI
Description
AT91 ARM Thumb-based Microcontrollers
Manufacturer
ATMEL [ATMEL Corporation]
Datasheet
1.AT91SAM7S128-AI.pdf
(32 pages)
Processor and Architecture
ARM7TDMI Processor
Debug and Test Features
Memory Controller
6116AS–ATARM–20-Oct-04
•
•
•
•
•
•
•
•
•
•
•
•
RISC processor based on ARMv4T Von Neumann architecture
–
Two instruction sets
–
–
Three-stage pipeline architecture
–
–
–
Integrated embedded in-circuit emulator
–
–
–
Debug Unit
–
–
–
IEEE1149.1 JTAG Boundary-scan on all digital pins
Bus Arbiter
–
Address decoder provides selection signals for
–
–
Abort Status Registers
–
–
Misalignment Detector
–
–
Remap Command
–
–
Embedded Flash Controller
–
–
–
–
–
Runs at up to 55 MHz, providing 0.9 MIPS/MHz
ARM
Thumb
Instruction Fetch (F)
Instruction Decode (D)
Execute (E)
Two watchpoint units
Test access port accessible through a JTAG protocol
Debug communication channel
Two-pin UART
Debug communication channel interrupt handling
Chip ID Register
Handles requests from the ARM7TDMI and the Peripheral Data Controller
Three internal 1 Mbyte memory areas
One 256 Mbyte embedded peripheral area
Source, Type and all parameters of the access leading to an abort are saved
Facilitates debug by detection of bad pointers
Alignment checking of all data accesses
Abort generation in case of misalignment
Remaps the SRAM in place of the embedded non-volatile memory
Allows handling of dynamic exception vectors
Embedded Flash interface, up to three programmable wait states
Prefetch buffer, bufferizing and anticipating the 16-bit requests, reducing the
required wait states
Key-protected program, erase and lock/unlock sequencer
Single command for erasing, programming and locking operations
Interrupt generation in case of forbidden operation
®
AT91SAM7S128 Summary Preliminary
high-performance 32-bit instruction set
®
high code density 16-bit instruction set
11