78Q2120-64CG ETC [List of Unclassifed Manufacturers], 78Q2120-64CG Datasheet - Page 17

no-image

78Q2120-64CG

Manufacturer Part Number
78Q2120-64CG
Description
10/100BASE-TX Ethernet Transceiver
Manufacturer
ETC [List of Unclassifed Manufacturers]
Datasheet
MR18 - DIAGNOSTIC REGISTER
BIT
18.15:13
18.12
18.11
18.10
18.9
18.8
18.7:0
RX-PASS
SYMBOL
RX-LOCK
ANEGF
RSVD
RSVD
RATE
DPLX
R, W, 0
R,0,RC
TYPE
R, 0
R, 0
R, 0
R, 0
R, 0
DESCRIPTION
RESERVED
AUTO-NEGOTIATION FAIL: This bit is set when auto-negotiation
completes and no common technology was found. It remains set until
read.
DUPLEX: This bit indicates the result of the auto-negotiation for duplex
arbitration. If set it indicates that full-duplex was the highest common
denominator. If clear it indicates that half-duplex was the highest
common denominator.
RATE: This bit indicates the result of the auto-negotiation for data rate
arbitration. If set it indicates that 100BASE-TX was the highest common
denominator. If clear it indicates that 10BASE-T was the highest
common denominator.
RECEIVE PASS: In 10BASE-T mode, this bit indicates that Manchester
data has been detected. In 100BASE-TX mode, it indicates that a valid
received
locked on to).
RECEIVE LOCK: Indicates that the receive PLL has locked onto the
received signal for the selected speed of operation (10BASE-T or
100BASE-TX).
will remain cleared until it is read.
RESERVED. Must be zero.
signal
17
This bit is cleared whenever a cycle-slip occurs, and
has
been
detected
Ethernet Transceiver
10/100BASE-TX
(but
not
78Q2120
necessarily

Related parts for 78Q2120-64CG