ISPLSI1016E100LT44 LATTICE [Lattice Semiconductor], ISPLSI1016E100LT44 Datasheet
ISPLSI1016E100LT44
Related parts for ISPLSI1016E100LT44
ISPLSI1016E100LT44 Summary of contents
Page 1
Features • HIGH-DENSITY PROGRAMMABLE LOGIC — 2000 PLD Gates — 32 I/O Pins, Four Dedicated Inputs — 96 Registers — High-Speed Global Interconnect — Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc. — Small Logic Block Size ...
Page 2
Functional Block Diagram Figure 1. ispLSI 1016E Functional Block Diagram Generic Logic Blocks (GLBs) I I/O 1 I I I I/O 9 I/O ...
Page 3
Absolute Maximum Ratings Supply Voltage V ................................. -0.5 to +7.0V CC Input Voltage Applied ........................ -2 Off-State Output Voltage Applied ..... -2 Storage Temperature ................................ -65 to 150°C Case Temp. with Power Applied .............. -55 to ...
Page 4
Switching Test Conditions Input Pulse Levels Input Rise and Fall Time 10% to 90% Input Timing Reference Levels Output Timing Reference Levels Output Load 3-state levels are measured 0.5V from steady-state active level. Output Load Conditions (see Figure 2) TEST ...
Page 5
External Timing Parameters 4 TEST 2 PARAMETER # COND Data Prop. Delay, 4PT Bypass, ORP Bypass pd1 Data Prop. Delay, Worst Case Path pd2 Clk. Frequency with Int. Feedback max f ...
Page 6
Internal Timing Parameters 2 PARAMETER # Inputs t 22 I/O Register Bypass iobp t 23 I/O Latch Delay iolat t 24 I/O Register Setup Time before Clock iosu t 25 I/O Register Hold Time after Clock ioh t 26 I/O ...
Page 7
Internal Timing Parameters 2 PARAMETER # Outputs t 49 Output Buffer Delay Output Slew Limited Delay Adder I/O Cell OE to Output Enabled oen t 52 I/O Cell OE to Output Disabled odis t ...
Page 8
Timing Model I/O Cell Ded. In #28 I/O Reg Bypass I/O Pin #22 (Input) Input Loading Register Q D RST #29, 31, 32 #59 # Reset Distribution Y1,2 Y0 GOE Derivations of ...
Page 9
Maximum GRP Delay vs GLB Loads Power Consumption Power consumption in the ispLSI 1016E device depends on two primary factors: the speed at which the device is operating and the number of Product Terms used. Figure 3. Typical Device Power ...
Page 10
Pin Description PLCC NAME PIN NUMBERS I I/O 3 15, 16, 17, 18, 13, I I/O 7 19, 20, 21, 22, I I/O 11 25, 26, 27, 28, 19, 23, I I/O ...
Page 11
Pin Configurations ispLSI 1016E 44-Pin PLCC Pinout Diagram I/O 28 I/O 29 I/O 30 I/O 31 ispEN 1 SDI/ Pins have dual function capability. 2. Pins have dual function capability which is software selectable. ispLSI 1016E 44-Pin TQFP ...
Page 12
Part Number Description ispLSI Device Family Device Number Speed 125 = 125 MHz fmax 100 = 100 MHz fmax MHz fmax ispLSI 1016E Ordering Information Conventional Packaging FAMILY fmax (MHz) tpd (ns) 125 125 100 ispLSI 100 ...
Page 13
Revision History Date Version — 08 August 2006 09 Specifications ispLSI 1016E Change Summary Previous Lattice release. Updated for lead-free package options. 13 ...