M52S16161A-10TG ESMT [Elite Semiconductor Memory Technology Inc.], M52S16161A-10TG Datasheet
M52S16161A-10TG
Related parts for M52S16161A-10TG
M52S16161A-10TG Summary of contents
Page 1
... I/O transactions are possible on every clock cycle. Range of operating frequencies, programmable burst length and programmable latencies allow the same device to be useful for a variety of high bandwidth, high performance memory system applications. ORDERING INFORMATION Part NO. M52S16161A-8TG M52S16161A-10TG 100MHz M52S16161A-8BG M52S16161A-10BG 100MHz A VSS B DQ14 DQ13 ...
Page 2
... Latches column addresses on the positive going edge of the CLK with CAS low. Enables column access. Enables write operation and row precharge. Latches data in starting from CAS , WE active. Makes data output Hi-Z, t Blocks data input when L(U)DQM active. M52S16161A LWE LDQM DQi LDQM LWCBR L(U)DQM Input Function after the clock and masks the output ...
Page 3
... V 1.8V (min 1.65V). DDQ ≤ 3ns acceptable. ≤ 3ns acceptable. , all other pins are not under test = 0V. DDQ ≤ OUT DDQ ° 1MHz) Symbol C CLK ADD C OUT M52S16161A Value -1.0 ~ 3.6 -1.0 ~ 3.6 - 150 0.7 50 ° C ° Typ Max Unit 2.5 2.7 V 2.5 2 2.7 V ...
Page 4
... Input signals are stable mA, Page Burst OL All Band Activated (min) CCD CCD ≥ (min TCSR range ≤ CKE 0.2V ≤ CKE 0.2V M52S16161A ° Version -8 - 150 ∞ = 150 =15ns 6 ∞ ∞ =15ns 10 ∞ ...
Page 5
... RCD t (min (min) 40 RAS t (max) RAS t (min (min) CDL t (min) RDL t (min) BDL t (min) CCD CAS latency=3 CAS latency=2 M52S16161A Unit / 0 DDQ ns V DDQ Version Unit - 100 CLK 2 CLK 1 CLK 1 CLK ...
Page 6
... SLZ - SHZ - 8 - *All AC parameters are measured from half to half. M52S16161A -10 Unit Note Max 1000 Publication Date : May 2009 Revision : 1.6 6/32 ...
Page 7
... LTMODE WT BL LTMODE WT BL Latency mode CLOCK CKE CS RAS CAS WE M52S16161A Address bus Burst Read and Single Write (for Write Through Cache) Mode Register Set x =Don’t care A2-A0 000 001 010 Burst length 011 100 101 110 111 Full page ...
Page 8
... Elite Semiconductor Memory Technology Inc PASR DS M52S16161A Address bus Extended Mode Register Set A2-A0 Self Refresh Coverage 000 2 Banks 001 1 Bank (Bank 0, BA=0) 010 1/2 Bank (BA=A10=0) PASR 011 100 101 1/4 Bank (BA=A10=A9=0) 110 111 A6-A5 Driver Strength ...
Page 9
... M52S16161A Interleave Addressing Sequence (decimal Interleave Addressing Sequence (decimal ...
Page 10
... Entry Exit Entry Exit (V= Valid, X= Don’t Care, H= Logic High , L = Logic Low) after the end of burst. RP M52S16161A DQM BA A10/AP A9~A0 Note RAS CAS ...
Page 11
... *Note M52S16161A *Note2,3 *Note4 *Note2 *Note 3 *Note4 ...
Page 12
... Enable auto precharge, precharge bank A at end of burst Enable auto precharge, precharge bank B at end of burst. 4. A10/AP and BA control bank precharge when precharge command is asserted. A10/AP BA precharge 0 0 Bank Bank Both Banks Elite Semiconductor Memory Technology Inc. Operation M52S16161A Publication Date : May 2009 Revision : 1.6 12/32 ...
Page 13
... Elite Semiconductor Memory Technology Inc M52S16161A ...
Page 14
... Qa1 Qa2 Qa3 Qa0 Qa1 Qa3 Qa0 Qa2 Precharge Row Active (A-Bank) ) after the clock. SHZ +CAS latency-1)+t RCD M52S16161A Cb0 Rb Db2 Db0 Db1 *Note4 Db0 Db2 Db1 *Note4 (A- (A-Ban k) ...
Page 15
... HIGH Cb0 Qa0 Qb0 Qb1 Qb2 Qa1 Qa1 Qb0 Qb1 Qa0 *Note1 Read (A-Bank) before Row precharge, will be written. RDL M52S16161A *Note2 Cc0 Cd0 t RDL Dc0 Dc1 Dd1 Dd0 Dc0 Dc1 Dd0 Dd2 t CDL *Note3 ...
Page 16
... HIGH RBb CBb RBb QAa0 QAa1 QAa2 QAa3 QBb0 QAa0 QAa1 QAa3 QAa2 Read (B-Bank) Row Active (B-Bank) M52S16161A CAc CBd CAe QBb1 QBb2 QBb3 QAc0 QAc1 QBd0 QBd1 QBb1 QBb0 QBb2 QBb3 QAc0 QAc1 QBd0 ...
Page 17
... Elite Semiconductor Memory Technology Inc HIGH CBb RBb RBb DBb2 DBb3 DAa1 DAa2 DAa3 DBb0 DBb1 t CDL Write (B-Bank) (B-Bank) M52S16161A *Note2 CAc CBd DAc0 DAc1 DBd0 DBd1 t RDL *Note1 Precharge Write (Both Banks) (A-Bank) Write ...
Page 18
... ESMT Read & Write Cycle at Different Bank @ Burst Length = 4 *Note should be met to complete write. CDL Elite Semiconductor Memory Technology Inc. M52S16161A Publication Date : May 2009 Revision : 1.6 18/32 ...
Page 19
... Read with Auto Precharge Auto Precharge Start Point ( A - Bank ) ( A - Bank) before internal precharge start RAS M52S16161A ...
Page 20
... Elite Semiconductor Memory Technology Inc M52S16161A ...
Page 21
... *Note2 M52S16161A ...
Page 22
... Elite Semiconductor Memory Technology Inc M52S16161A ...
Page 23
... Row Active (B-Bank) Read with Auto Precharge (A-Bank) M52S16161A * ...
Page 24
... Row Active Precharge Active Power-Down Power-down Exit Entry M52S16161A Read Active Power-down Exit Publication Date : May 2009 Revision : 1 ...
Page 25
... Deep Power Down. 6) Upon exiting deep power down an all bank precharge command must be issued followed by two auto refresh commands and a load mode register sequence. Elite Semiconductor Memory Technology Inc. M52S16161A Publication Date : May 2009 Revision : 1.6 25/32 ...
Page 26
... *Note3 required before exit from self refresh. RAS M52S16161A ...
Page 27
... RAS activation. 3.Please refer to Mode Register Set table. Elite Semiconductor Memory Technology Inc. Auto Refresh Cycle M52S16161A Publication Date : May 2009 Revision : 1 ...
Page 28
... CS , RAS , CAS & WE activation at the same clock cycle with address key will set internal extended mode register. 2.Minimum 2 clock cycles should be met before new RAS activation. 3.Please refer to Extended Mode Register Set table. Elite Semiconductor Memory Technology Inc M52S16161A Publication Date : May 2009 Revision : 1.6 28/32 ...
Page 29
... Elite Semiconductor Memory Technology Inc. Nom Max - 1.20 0.127 0.203 1.00 1.05 - 0.45 0.35 0.40 - 0.21 0.127 0.16 20.95 21.08 11.76 11.96 10.16 10.29 0.50 0.60 0.80 REF 0.80 BSC - 8 M52S16161A Dimension in inch Min Nom - - 0.002 0.005 0.037 0.039 0.012 - 0.012 0.014 0.005 - 0.004 0.005 0.820 0.825 0.455 0.463 0.394 0.400 0.016 0.020 0.031 REF 0.031 BSC 0 - Publication Date : May 2009 Revision : 1 ...
Page 30
... Controlling dimension : Millimeter. Elite Semiconductor Memory Technology Inc. Dimension in mm Min Norm Max Min 1.00 0.20 0.25 0.30 0.008 0.61 0.66 0.71 0.024 0.30 0.35 0.40 0.012 6.30 6.40 6.50 0.248 10.00 10.10 10.20 0.394 3.90 9.10 0.65 M52S16161A Dimension in inch Norm Max 0.039 0.010 0.012 0.026 0.028 0.014 0.016 0.252 0.256 0.398 0.402 0.154 0.358 0.026 Publication Date : May 2009 Revision : 1.6 30/32 ...
Page 31
... Fill in the value CC3NS 2009.05.26 3. Correct Power Up Sequence for EMRS and add the chart of EMRS 4. Add the char of Deep Power Down Mode 5. Modify the description about self refresh operation 6. Modify the specification of I M52S16161A Description CC2P CC2N CC2NS ...
Page 32
... If products described here are to be used for such kinds of application, purchaser must do its own quality assurance testing appropriate to such applications. Elite Semiconductor Memory Technology Inc. Important Notice M52S16161A Publication Date : May 2009 Revision : 1.6 32/32 ...