CY7C1338-117AC Cypress Semiconductor Corporation., CY7C1338-117AC Datasheet

no-image

CY7C1338-117AC

Manufacturer Part Number
CY7C1338-117AC
Description
Manufacturer
Cypress Semiconductor Corporation.
Datasheets

Specifications of CY7C1338-117AC

Package
TQFP
Date_code
09+
Features
Selection Guide
Cypress Semiconductor Corporation
Maximum Access Time (ns)
Maximum Operating Current (mA)
Maximum Standby Current (mA)
Intel and Pentium are registered trademarks of Intel Corporation.
• Supports 117-MHz microprocessor cache systems with
• 128K by 32 common I/O
• Fast clock-to-output times
• Two-bit wraparound counter supporting either inter-
• Separate processor and controller address strobes pro-
• Synchronous self-timed write
• Asynchronous output enable
• 3.3V I/Os
• JEDEC-standard pinout
• 100-pin TQFP packaging
• ZZ “sleep” mode
Logic Block Diagram
zero wait states
leaved or linear burst sequence
vide direct interface with the processor and external
cache controller
— 7.5 ns (117-MHz version)
BW
ADSP
ADSC
A
BW
BW
BW
CE
CE
CE
ADV
[16:0]
GW
BWE
CLK
0
OE
ZZ
128K x 32 Synchronous-Flow-Through 3.3V Cache RAM
2
1
1
2
3
3
17
(A
MODE
0
,A
1
3901 North First Street
) 2
15
CE
CE
CLR
D
D
D
D
D
D
CE
CLK
BYTEWRITE
REGISTERS
BYTEWRITE
REGISTERS
BYTEWRITE
REGISTERS
REGISTERS
BYTEWRITE
DQ[23:16]
DQ[31:24]
REGISTER
COUNTER
REGISTER
DQ[15:8]
CONTROL
ADDRESS
DQ[7:0]
ENABLE
SLEEP
BURST
7C1338-117
350
Q
Q
7.5
2.0
Q
Q
Q
Q
Q
Q
0
1
Functional Description
The CY7C1338 is a 3.3V, 128K by 32 synchronous cache
RAM designed to interface with high-speed microprocessors
with minimum glue logic. Maximum access delay from clock
rise is 7.5 ns (117-MHz version). A 2-bit on-chip counter cap-
tures the first address in a burst and increments the address
automatically for the rest of the burst access.
The CY7C1338 allows both interleaved and linear burst se-
quences, selected by the MODE input pin. A HIGH selects an
interleaved burst sequence, while a LOW selects a linear burst
sequence. Burst accesses can be initiated with the Processor
Address Strobe (ADSP) or the cache Controller Address
Strobe (ADSC) inputs. Address advancement is controlled by
the address advancement (ADV) input.
A synchronous self-timed write mechanism is provided to sim-
plify the write interface. A synchronous chip enable input and
an asynchronous output enable input provide easy control for
bank selection and output three-state control.
15
7C1338-100
San Jose
325
8.0
2.0
17
7C1338-90
CA 95134
300
8.5
2.0
32
128K X 32
MEMORY
ARRAY
CY7C1338
CLK
7C1338-50
408-943-2600
REGISTERS
May 5, 2000
INPUT
11.0
250
2.0
32
DQ
[31:0]

Related parts for CY7C1338-117AC

Related keywords